Quaternary Edge-Triggered Flip-Flop with Neuron-MOS Literal Circuit

被引:0
|
作者
Hang, Guoqiang [1 ]
Zhou, Xuanchang [1 ,2 ]
Yang, Yang [1 ]
Hu, Xiaohui [1 ]
You, Xiaohu [3 ]
机构
[1] Zhejiang Univ City Coll, Sch Informat & Elect Engn, Hangzhou 310015, Zhejiang, Peoples R China
[2] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[3] Southeast Univ, Sch Informat Sci & Engn, Nanjing 210096, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS circuits; neuron-MOS transistor; floating-gate MOS; multiple-valued logic; quaternary flip-flop; LOGIC-CIRCUITS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel CMOS quaternary D-type edge-triggered flip-flop using a single latch with neuron-MOS literal circuits is presented. In the proposed circuit, data are sampled into the latch during a short transparency period for rising edge of the clock signal by using the arrow pulse produced by the race-hazard of the clock signal. The quaternary literal functions are realized by using neuron-MOS transistors without any modification of the thresholds. The benefit of the proposed voltage-mode quaternary flip-flop is that the circuit can be fabricated by standard CMOS process with a 2-ploy layer. Besides, it has a simpler construction with respect to previously reported quaternary flip-flop. The effectiveness of the proposed circuit has been validated by HSPICE simulation results with TSMC 0.35 mu m 2-ploy 4-metal CMOS technology.
引用
收藏
页码:1743 / 1747
页数:5
相关论文
共 50 条
  • [1] Design of Ternary D Flip-Flop Using One Latch with Neuron-MOS Literal Circuit
    Zhou, Xuanchang
    Hang, Guoqiang
    2013 NINTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION (ICNC), 2013, : 272 - 276
  • [2] A New Design of Static Double Edge-Triggered Flip-Flop Circuit
    Yu Chien-Cheng
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 1195 - 1198
  • [3] Differential Edge-Triggered Flip-Flops Using Neuron-MOS Transistors
    Hang, Guoqiang
    Hu, Xiaohui
    Zhu, Hongli
    You, Xiaohu
    2013 9TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2013, : 313 - 317
  • [4] RESEARCH INTO TERNARY EDGE-TRIGGERED JKL FLIP-FLOP
    吴浩敏
    庄南
    Journal of Electronics(China), 1991, (03) : 268 - 275
  • [5] THE SUPPLEMENTARY RESEARCH IN TERNARY EDGE-TRIGGERED FLIP-FLOP
    庄南
    Science Bulletin, 1988, (22) : 1896 - 1899
  • [6] THE SUPPLEMENTARY RESEARCH IN TERNARY EDGE-TRIGGERED FLIP-FLOP
    ZHUANG, N
    KEXUE TONGBAO, 1988, 33 (22): : 1896 - 1899
  • [7] Novel CMOS ternary edge-triggered flip-flop
    Wu, Xunwei
    Wei, Jian
    Wang, Pengjun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (09): : 126 - 127
  • [8] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [9] SPARE GATES FORM EDGE-TRIGGERED FLIP-FLOP
    CAO, VB
    BROWN, B
    EDN, 1995, 40 (06) : 43 - 43
  • [10] CMOS edge-triggered flip-flop using one latch
    Wu, X
    Wei, J
    ELECTRONICS LETTERS, 1998, 34 (16) : 1581 - 1582