Design and Analysis of a Two-stage CMOS Op-amp using Silterra's 0.13 μm Technology

被引:0
|
作者
Hamzah, Mohd Haidar [1 ]
Jambek, Asral Bahari [1 ]
Hashim, Uda [2 ]
机构
[1] Univ Malaysia Perlis, Sch Microelect Engn, Perlis, Malaysia
[2] Univ Malaysia Perlis, Inst Nano Elect Engn, Perlis, Malaysia
关键词
ADC; CMOS amplifier; folded cascade amplifier; two-stage amplifier; telescopic amplifier; SIGMA-DELTA-MODULATOR;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents the design and analysis of a high-gain, low-power, two-stage CMOS operational amplifier (op-amp) for a sigma-delta ADC. Op-amp topologies, such as folded cascade, telescopic and two-stage, are discussed in this paper. The theoretical and topological analyses of each design are highlighted in detail, including the trade-off among various parameters such as gain, noise, output swings and power consumption. The designs have been simulated using 0.13 mu m CMOS technology from Silterra (Malaysia) with Cadence FDA tools. From the simulation results, the two-stage amplifier gives better performance compared to other topologies, especially in terms of gain, output swing, slew rate and CMRR. The circuit is able to achieve 85.93 dB gain, a 1.1 V output swing, a 44.29 V/mu s slew rate and a CMRR of 61 dB with a power supply voltage of 1.2 V.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Pareto ANOVA analysis for CMOS 0.18 μm two-stage Op-amp
    Chachuli, Siti Amaniah Mohd
    Fasyar, Puteri Nor Aznie
    Soin, Norhayati
    Karim, Nissar Mohammad
    Yusop, Norbayah
    [J]. MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2014, 24 : 9 - 14
  • [2] Design of OP-AMP using CMOS Technology & Its Application
    Katara, Arun
    Balwani, Riya
    Wagh, Priya
    Salankar, Prachi
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 3633 - 3636
  • [3] Design and Simulation of Two-Stage Low-Power CMOS Op-amp in Nanometre Range
    Pal, Soumen
    Ghosh, Pinky
    [J]. COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 425 - 432
  • [4] Design and analysis of Two stage op-amp in 180nm CMOS Process
    Smrithi, V.
    Sam, D. S. Shylu
    Manoj, G.
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 253 - 257
  • [5] DESIGN & SIMULATION OF SINUSOIDAL OSCILLATOR USING 0.18 μm CMOS TECHNOLOGY OP-AMP
    Kumar, Manish
    Sahu, Partha Pratim
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 59 - 62
  • [6] Design and Evaluation of Two Stage Op-Amp for Biomedical Applications Using 90nm CMOS Technology
    Babu, Pentamala Prakash
    Sindhuja, Kolkuri
    Lakshmi, Thunuguntla Devi Sri Sai
    Sowmya, Gongalla
    Akshitha, Dasari
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 174 - 178
  • [7] Voltage Buffer Compensation using Flipped Voltage Follower in a Two-Stage CMOS Op-amp
    Pakala, Sri Harsh
    Manda, Mahender
    Surkanti, Punith R.
    Garimella, Annajirao
    Furth, Paul M.
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [8] A 75 μW Two-Stage Op-Amp using 0.18 μW CMOS Technology for High-Speed Operations
    Shashidhar, K.
    Ijjada, Sreenivasa Rao
    Naresh, B.
    [J]. ACTA PHYSICA POLONICA A, 2019, 135 (05) : 1075 - 1077
  • [9] Application of Improved PSO for Optimal Design of CMOS Two-stage Op-amp using Nulling Resistor Compensation Circuit
    De, Bishnu Prasad
    Maji, K. B.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 110 - 115
  • [10] Design and Analysis of Two Stage CMOS Operational Amplifier using 0.13 μm Technology
    Tan, K. T.
    Ahmad, N.
    Isa, M. Mohamad
    Musa, F. A. S.
    [J]. 2ND INTERNATIONAL CONFERENCE ON APPLIED PHOTONICS AND ELECTRONICS 2019 (INCAPE 2019), 2020, 2203