共 50 条
- [2] Design of OP-AMP using CMOS Technology & Its Application [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 3633 - 3636
- [3] Design and Simulation of Two-Stage Low-Power CMOS Op-amp in Nanometre Range [J]. COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 425 - 432
- [4] Design and analysis of Two stage op-amp in 180nm CMOS Process [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 253 - 257
- [5] DESIGN & SIMULATION OF SINUSOIDAL OSCILLATOR USING 0.18 μm CMOS TECHNOLOGY OP-AMP [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 59 - 62
- [6] Design and Evaluation of Two Stage Op-Amp for Biomedical Applications Using 90nm CMOS Technology [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 174 - 178
- [7] Voltage Buffer Compensation using Flipped Voltage Follower in a Two-Stage CMOS Op-amp [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
- [9] Application of Improved PSO for Optimal Design of CMOS Two-stage Op-amp using Nulling Resistor Compensation Circuit [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 110 - 115
- [10] Design and Analysis of Two Stage CMOS Operational Amplifier using 0.13 μm Technology [J]. 2ND INTERNATIONAL CONFERENCE ON APPLIED PHOTONICS AND ELECTRONICS 2019 (INCAPE 2019), 2020, 2203