Power-analysis attack on an ASIC AES implementation

被引:100
|
作者
Örs, SB [1 ]
Gürkaynak, F [1 ]
Oswald, E [1 ]
Preneel, B [1 ]
机构
[1] Katholieke Univ Leuven, Dept ESAT SCD COSIC, B-3001 Heverlee, Belgium
关键词
AES; power analysis attack;
D O I
10.1109/ITCC.2004.1286711
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The AES (Advanced Encryption Standard) is a new block cipher standard published by the US government in November 2001. As a consequence, there is a growing interest in efficient implementations of the AES. For many applications, these implementations need to be resistant against side channel attacks, that is, it should not be too easy to extract secret information from physical measurements on the device. This article presents the first results on the feasibility of power analysis attack against an AES hardware implementation. Our attack is targeted against an ASIC implementation of the AES developed by the ETH Zurich. We show how to build a reliable measurement setup and how to improve the correlation coefficients, i.e., the signal to noise ratio for our measurements. Our approach is also the first step to link a behavior HDL simulator generated simulated power measurements to real power measurements.
引用
收藏
页码:546 / 552
页数:7
相关论文
共 50 条
  • [31] Side-Channel Power Analysis of a GPU AES Implementation
    Luo, Chao
    Fei, Yunsi
    Luo, Pei
    Mukherjee, Saoni
    Kaeli, David
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 281 - 288
  • [32] Neural Network Based Attack on a Masked Implementation of AES
    Gilmore, Richard
    Hanley, Neil
    O'Neill, Maire
    2015 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2015, : 106 - 111
  • [33] Modified power-analysis attacks on XTR and an efficient countermeasure
    Han, DG
    Izu, T
    Lim, J
    Sakurai, K
    INFORMATION AND COMMUNICATIONS SECURITY, PROCEEDINGS, 2004, 3269 : 305 - 317
  • [34] Evaluation of Simple/Comparative Power Analysis against an RSA ASIC Implementation
    Miyamoto, Atsushi
    Homma, Naofumi
    Aoki, Takafumi
    Satoh, Akashi
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2918 - +
  • [35] Implementation of a decoupling based power analysis attack countermeasure
    Mayhew, Matthew
    Muresan, Radu
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (06) : 528 - 535
  • [36] Power-analysis attacks on an FPGA -: First experimental results
    Örs, SB
    Oswald, E
    Preneel, B
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS CHES 2003, PROCEEDINGS, 2003, 2779 : 35 - 50
  • [37] Using the MSET Device to Counteract Power-Analysis Attacks
    Peled, Assaf
    David, Liron
    Amrani, Ofer
    Rosenwaks, Yossi
    Wool, Avishai
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 1328 - 1334
  • [38] Power equalization of AES FPGA implementation
    Strachacki, M.
    Szczepanski, S.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2010, 58 (01) : 125 - 128
  • [39] Design of AES SubByte module of anti-zero value power attack and its VLSI implementation
    Wang, P.-J. (wangpengjun@nbu.edu.cn), 1600, Chinese Institute of Electronics (40):
  • [40] A High-Throughput Cost-Effective ASIC Implementation of the AES Algorithm
    Cao, Qingfu
    Li, Shuguo
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 805 - +