Power-analysis attack on an ASIC AES implementation

被引:100
|
作者
Örs, SB [1 ]
Gürkaynak, F [1 ]
Oswald, E [1 ]
Preneel, B [1 ]
机构
[1] Katholieke Univ Leuven, Dept ESAT SCD COSIC, B-3001 Heverlee, Belgium
关键词
AES; power analysis attack;
D O I
10.1109/ITCC.2004.1286711
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The AES (Advanced Encryption Standard) is a new block cipher standard published by the US government in November 2001. As a consequence, there is a growing interest in efficient implementations of the AES. For many applications, these implementations need to be resistant against side channel attacks, that is, it should not be too easy to extract secret information from physical measurements on the device. This article presents the first results on the feasibility of power analysis attack against an AES hardware implementation. Our attack is targeted against an ASIC implementation of the AES developed by the ETH Zurich. We show how to build a reliable measurement setup and how to improve the correlation coefficients, i.e., the signal to noise ratio for our measurements. Our approach is also the first step to link a behavior HDL simulator generated simulated power measurements to real power measurements.
引用
收藏
页码:546 / 552
页数:7
相关论文
共 50 条
  • [41] Enhancing simple power-analysis attacks on elliptic curve cryptosystems
    Oswald, E
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2002, 2002, 2523 : 82 - 97
  • [42] Design Challenges for a Differential-Power-Analysis Aware GALS-based AES Crypto ASIC
    Gurkaynak, Frank K.
    Oetiker, Stephan
    Kaeslin, Hubert
    Felber, Norbert
    Fichtner, Wolfgang
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2006, 146 (02) : 133 - 149
  • [44] Simple electromagnetic analysis attack based on geometric leak on ASIC implementation of ring-oscillator PUF
    Shiozaki, Mitsuru
    Fujino, Takeshi
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2021, 11 (03) : 201 - 212
  • [45] An Extremely Light-Weight Countermeasure to Power Analysis Attack in Dedicated Circuit for AES
    Koyanagi, Yui
    Ukezono, Tomoaki
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 85 - 86
  • [46] Simple electromagnetic analysis attack based on geometric leak on ASIC implementation of ring-oscillator PUF
    Mitsuru Shiozaki
    Takeshi Fujino
    Journal of Cryptographic Engineering, 2021, 11 : 201 - 212
  • [47] ROSITA: Towards Automatic Elimination of Power-Analysis Leakage in Ciphers
    Shelton, Madura A.
    Samwel, Niels
    Batina, Lejla
    Regazzoni, Francesco
    Wagner, Markus
    Yarom, Yuval
    28TH ANNUAL NETWORK AND DISTRIBUTED SYSTEM SECURITY SYMPOSIUM (NDSS 2021), 2021,
  • [48] A new ASIC implementation of an advanced encryption standard (AES) crypto-hardware accelerator
    Ahmad, Nabihah
    Hasan, S. M. Rezaul
    MICROELECTRONICS JOURNAL, 2021, 117
  • [49] Timing Attack Analysis on AES on Modern Processors
    Kaushik, Prakhar
    Majumdar, Rana
    2017 6TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO), 2017, : 462 - 465
  • [50] An Area-optimized Implementation for AES with Hybrid Countermeasures against Power Analysis
    Kamal, Abdel Alim
    Youssef, Amr M.
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 161 - 164