Power-analysis attack on an ASIC AES implementation

被引:100
|
作者
Örs, SB [1 ]
Gürkaynak, F [1 ]
Oswald, E [1 ]
Preneel, B [1 ]
机构
[1] Katholieke Univ Leuven, Dept ESAT SCD COSIC, B-3001 Heverlee, Belgium
关键词
AES; power analysis attack;
D O I
10.1109/ITCC.2004.1286711
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The AES (Advanced Encryption Standard) is a new block cipher standard published by the US government in November 2001. As a consequence, there is a growing interest in efficient implementations of the AES. For many applications, these implementations need to be resistant against side channel attacks, that is, it should not be too easy to extract secret information from physical measurements on the device. This article presents the first results on the feasibility of power analysis attack against an AES hardware implementation. Our attack is targeted against an ASIC implementation of the AES developed by the ETH Zurich. We show how to build a reliable measurement setup and how to improve the correlation coefficients, i.e., the signal to noise ratio for our measurements. Our approach is also the first step to link a behavior HDL simulator generated simulated power measurements to real power measurements.
引用
收藏
页码:546 / 552
页数:7
相关论文
共 50 条
  • [1] A simple power-analysis (SPA) attack on implementations of the AES key expansion
    Mangard, S
    INFORMATION SECURITY AND CRYPTOLOGY - ICISC 2002, 2002, 2587 : 343 - 358
  • [2] A Weighted Statistical Analysis of DPA Attack on an ASIC AES Implementation
    Qian, Guoyu
    Zhou, Ying
    Xing, Yueying
    Fan, Yibo
    Tsunoo, Yukiyasu
    Goto, Satoshi
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 906 - +
  • [3] Power Analysis Attack of an AES GPU Implementation
    Chao Luo
    Yunsi Fei
    Liwei Zhang
    A. Adam Ding
    Pei Luo
    Saoni Mukherjee
    David Kaeli
    Journal of Hardware and Systems Security, 2018, 2 (1) : 69 - 82
  • [4] Power Variance Analysis Breaks a Masked ASIC Implementation of AES
    Li, Yang
    Sakiyama, Kazuo
    Batina, Lejla
    Nakatsu, Daisuke
    Ohta, Kazuo
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1059 - 1064
  • [5] Ultra High-Performance ASIC Implementation of SM2 with Power-Analysis Resistance
    Zhang, Dan
    Bai, Guoqiang
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 523 - 526
  • [6] ASIC Implementation of AES
    Shastry, P. V. Sriniwas
    Kulkarni, Amruta
    Sutaone, Mukul S.
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 1255 - 1259
  • [7] A refined power-analysis attack on elliptic curve cryptosystems
    Goubin, L
    PUBLIC KEY CRYPTOGRAPHY - PKC 2003, PROCEEDINGS, 2003, 2567 : 199 - 210
  • [8] VLSI implementation of an AES algorithm resistant to differential power analysis attack
    Zhao, Jia
    Han, Jun
    Zeng, Xiaoyang
    Chen, Jun
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 838 - 841
  • [9] An Anti-Power Attacks Implementation of AES Algorithm in ASIC
    Yu, Siyang
    Li, Kenli
    Qin, Yunchuan
    Tang, Shaohua
    2013 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2013 IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (HPCC_EUC), 2013, : 1640 - 1646
  • [10] Comparative analysis of low power implementation for AES algorithm in ARTIX 7 FPGA & ASIC
    Manoj, G.
    Jayasingh, J. . Roopa
    Divya, P. S.
    Saravanan
    PRZEGLAD ELEKTROTECHNICZNY, 2023, 99 (06): : 23 - 26