InP DHBT-based monolithically integrated CDR/DEMUX IC operating at 80 Gbit/s

被引:8
|
作者
Makon, Robert E. [1 ]
Driad, Rachid [1 ]
Schneider, Karl [1 ]
Ludwig, Manfred [1 ]
Aidarn, Rolf [1 ]
Quay, Rudiger [1 ]
Schlechtweg, Michael [1 ]
Weimann, Gunter [1 ]
机构
[1] Fraunhofer Inst Appl Solid State Phys, D-79108 Freiburg, Germany
关键词
clock and data recovery (CDR); half-rate linear phase detector; InP double heterostructure bipolar transistor (DHBT); loop filter; voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2006.878105
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a monolithically integrated clock and data recovery (CDR) circuit with 1:2 demultiplexer (DEMUX), which is intended for use in 80 Gbit/s optical fiber links, is presented. The integrated circuit (IC) is manufactured using an in-house InP double heterostructure bipolar transistor (DHBT) technology, exhibiting cut-off frequency values of more than 220 GHz; for both f(T) and f(max). The CDR circuit in the topology of a phase-locked loop (PLL) is mainly composed of a half-rate linear phase detector including a 1:2 demultiplexer (DEMUX), a loop filter, and a voltage-controlled oscillator (VCO). Hence, the corresponding architecture of each of these components as well as the applied circuit design technique are extensively addressed. Concerning the performance achieved by the CDR/DEMUX IC, the recovered and demultiplexed 40 Gbit/s data from an 80 Gbit/s input signal feature clear eye opening with a signal swing as high as 600 mV(pp). The extracted 40 GHz clock signal shows a phase noise as low as -98 dBc/Hz at 100 kHz offset frequency. The corresponding rms jitter amounts to 0.37 ps while the peak-to-peak jitter is as low as 1.66 ps. At a single supply voltage of -4.8 V, the power consumption of the full CDR/DEMUX IC amounts to 1.65 W. To the authors' best knowledge, this work demonstrates the first CDR circuit at the achieved data rate, regardless of all the competing semiconductor technologies.
引用
收藏
页码:2215 / 2223
页数:9
相关论文
共 50 条
  • [41] 40Gbit/s 1:4 demultiplexer IC using InP-based heterojunction bipolar transistors
    Sano, E
    Nakajima, H
    Watanabe, N
    Yamahata, S
    Ishii, Y
    [J]. ELECTRONICS LETTERS, 1999, 35 (24) : 2116 - 2117
  • [42] InP-based 1.55 μm high-speed photodetectors for 80 Gbit/s systems and beyond
    Beling, A
    Bach, HG
    Kunkel, R
    Mekonnen, GG
    Schmidt, D
    [J]. 2005 7TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS, VOL 1, PROCEEDINGS, 2005, : 303 - 308
  • [43] 40 Channels x 57 Gb/s Monolithically Integrated InP-Based Coherent Photonic Transmitter
    Summers, J.
    Vallaitis, T.
    Evans, P.
    Ziari, M.
    Studenkov, P.
    Fisher, M.
    Sena, J.
    James, A.
    Corzine, S.
    Pavinski, D.
    Yang, J. Ou
    Missey, M.
    Gold, D.
    Lambert, D.
    Williams, W.
    Lai, M.
    Kish, F.
    Welch, D.
    [J]. 2014 EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC), 2014,
  • [44] Uncooled (0 to 85°C) and Full C-band Operation of a 10.7 Gbit/s InP Mach-Zehnder Modulator Monolithically Integrated with SOA
    Nakanishi, A.
    Sasada, N.
    Sakuma, Y.
    Washino, R.
    Okamoto, K.
    Naoe, K.
    Hayashi, H.
    Arimoto, H.
    Tanaka, S.
    [J]. 2013 OPTICAL FIBER COMMUNICATION CONFERENCE AND EXPOSITION AND THE NATIONAL FIBER OPTIC ENGINEERS CONFERENCE (OFC/NFOEC), 2013,
  • [45] Zero-bias and low-chirp, monolithically integrated 10 Gbit/s DFB laser and electroabsorption modulator on semi-insulating InP substrate
    Ericsson Components AB, S-164 81 Kista, Sweden
    [J]. Electron Lett, 2 (120-122):
  • [46] Lossless 10-Gbit/s InP n-p-i-n Mach-Zehnder modulator monolithically integrated with semiconductor optical amplifier
    Yasui, Takako
    Shibata, Yasuo
    Tsuzuki, Ken
    Kikuchi, Nobuhiro
    Kawaguchi, Yoshihiro
    Arai, Masakazu
    Yasaka, Hiroshi
    [J]. 2008 CONFERENCE ON OPTICAL FIBER COMMUNICATION/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-8, 2008, : 1683 - 1685
  • [47] 80-gb/s InP-based waveguide-integrated photoreceiver
    Mekonnen, GG
    Bach, HG
    Beling, A
    Kunkel, R
    Schmidt, D
    Schlaak, W
    [J]. IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2005, 11 (02) : 356 - 360
  • [48] GENERATION AND CODING OF A 100GBIT/S SIGNAL BY AN INP-BASED OPTICAL MULTIPLEXER INTEGRATED WITH MODULATORS
    ZAMKOTSIAN, F
    SATO, K
    OKAMOTO, H
    KISHI, K
    KOTAKA, I
    YAMAMOTO, M
    KONDO, Y
    YASAKA, H
    YOSHIKUNI, Y
    OE, K
    [J]. ELECTRONICS LETTERS, 1995, 31 (07) : 578 - 579
  • [49] Zero-bias and low-chirp, monolithically integrated 10Gbit/s DFB laser and electroabsorption modulator on semi-insulating InP substrate
    Sahlen, O
    Lundqvist, L
    Funke, S
    [J]. ELECTRONICS LETTERS, 1996, 32 (02) : 120 - 122
  • [50] Monolithically integrated 80-Gb/s AWG-based all-optical wavelength converter
    Tangdiongga, E.
    Liu, Y.
    den Besten, J. H.
    van Geemert, M.
    van Dongen, T.
    Binsma, J. J. M.
    de Waardt, H.
    Khoe, G. D.
    Smit, M. K.
    Dorren, H. J. S.
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2006, 18 (13-16) : 1627 - 1629