InP DHBT-based monolithically integrated CDR/DEMUX IC operating at 80 Gbit/s

被引:8
|
作者
Makon, Robert E. [1 ]
Driad, Rachid [1 ]
Schneider, Karl [1 ]
Ludwig, Manfred [1 ]
Aidarn, Rolf [1 ]
Quay, Rudiger [1 ]
Schlechtweg, Michael [1 ]
Weimann, Gunter [1 ]
机构
[1] Fraunhofer Inst Appl Solid State Phys, D-79108 Freiburg, Germany
关键词
clock and data recovery (CDR); half-rate linear phase detector; InP double heterostructure bipolar transistor (DHBT); loop filter; voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2006.878105
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a monolithically integrated clock and data recovery (CDR) circuit with 1:2 demultiplexer (DEMUX), which is intended for use in 80 Gbit/s optical fiber links, is presented. The integrated circuit (IC) is manufactured using an in-house InP double heterostructure bipolar transistor (DHBT) technology, exhibiting cut-off frequency values of more than 220 GHz; for both f(T) and f(max). The CDR circuit in the topology of a phase-locked loop (PLL) is mainly composed of a half-rate linear phase detector including a 1:2 demultiplexer (DEMUX), a loop filter, and a voltage-controlled oscillator (VCO). Hence, the corresponding architecture of each of these components as well as the applied circuit design technique are extensively addressed. Concerning the performance achieved by the CDR/DEMUX IC, the recovered and demultiplexed 40 Gbit/s data from an 80 Gbit/s input signal feature clear eye opening with a signal swing as high as 600 mV(pp). The extracted 40 GHz clock signal shows a phase noise as low as -98 dBc/Hz at 100 kHz offset frequency. The corresponding rms jitter amounts to 0.37 ps while the peak-to-peak jitter is as low as 1.66 ps. At a single supply voltage of -4.8 V, the power consumption of the full CDR/DEMUX IC amounts to 1.65 W. To the authors' best knowledge, this work demonstrates the first CDR circuit at the achieved data rate, regardless of all the competing semiconductor technologies.
引用
收藏
页码:2215 / 2223
页数:9
相关论文
共 50 条
  • [21] Flip-chip mounted 1:4 demultiplexer IC in InP DHBT technology operating up to 100 Gb/s
    Kaernfelt, Camilla
    Hallin, Joakim.
    Kjellberg, Torgil
    Hansson, Bertil
    Swahn, Thomas
    [J]. 2007 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-4, 2007, : 1121 - +
  • [22] Flip-chip mounted 1:4 demultiplexer IC in InP DHBT technology operating up to 100 Gb/s
    Karnfelt, Camilla
    Hallin, Joakim
    Kjellberg, Torgil
    Hansson, Bertil
    Swalm, Thomas
    [J]. 2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 426 - +
  • [23] InP-based optical system ICs operating at 40 Gbit/s and beyond
    Sano, K
    Murata, K
    Fukuyama, H
    Tsunashima, S
    Ishii, K
    Kurishima, K
    Matsuzaki, H
    Enoki, T
    Tokumitsu, M
    Sugahara, H
    Muraguchi, M
    [J]. 2004 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2004, : 313 - 316
  • [24] 44Gbit/s PSBT/DPSK precoder based on very wideband static divider in InP DHBT technology
    Konczykowska, A
    Puyal, V
    Jorge, F
    Godin, J
    [J]. ELECTRONICS LETTERS, 2004, 40 (18) : 1146 - 1147
  • [25] 160-Gbit/s demultiplexing based on a monolithically integrated Mach-Zehnder interferometer
    Heid, M
    Spälter, S
    Mohs, G
    Färbert, A
    Vogt, W
    Melchior, H
    [J]. ECOC'01: 27TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, VOLS 1-6, 2001, : A82 - A83
  • [26] Monolithically Integrated InP-based 2.25 Tb/s Coherent Photonic Integrated Circuit Transmitter
    Vallaitis, T.
    Summers, J.
    Evans, P.
    Ziari, M.
    Studenkov, P.
    Fisher, M.
    Sena, J.
    James, A.
    Corzine, S.
    Pavinski, D.
    Yang, J. Ou
    Missey, M.
    Gold, D.
    Lambert, D.
    Williams, W.
    Lai, M.
    Kish, F.
    Welch, D.
    [J]. 2014 IEEE PHOTONICS CONFERENCE (IPC), 2014, : 276 - 277
  • [27] A 56 GHz InP VCO for Use in 112 GBaud (112 GBit/s NRZ or 224 GBit/s PAM-4) InP Integrated Optical Receiver Front-End CDR Block
    Abdullah, Shakeeb
    Rogers, John W. M.
    Zhou, Wenyu
    Amaya, Rony E.
    [J]. 2023 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CCECE, 2023,
  • [28] 4 x 25.8 Gbit/s (100 Gbit/s) simultaneous operation of InGaAlAs based DML array monolithically integrated with MMI coupler
    Kobayashi, W.
    Kanazawa, S.
    Ueda, Y.
    Fujisawa, T.
    Sanjoh, H.
    Itoh, M.
    [J]. ELECTRONICS LETTERS, 2015, 51 (19) : 1516 - +
  • [29] Compact 40-Gbit/s Electroabsorption Monolithically integrated DFB Laser (EML) Module Integrated with a Driver IC for Very Short Reach Application
    Yagisawa, T.
    Watanabe, T.
    Ikeuchi, T.
    [J]. 2008 JOINT CONFERENCE OF THE OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE AND THE AUSTRALIAN CONFERENCE ON OPTICAL FIBRE TECHNOLOGY, VOLS 1 AND 2, 2008, : 119 - +
  • [30] A 50-Gbit/s 1:4 demultiplexer IC in InP-based HEMT technology
    Kano, H
    Suzuki, T
    Yamaura, S
    Nakasha, Y
    Sawada, K
    Takahashi, T
    Makiyama, K
    Hirose, T
    Watanabe, Y
    [J]. 2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 75 - 78