Emulation of Double Gate Transistor in Ultra-Thin Body with Thin Buried Oxide SOI MOSFETs

被引:0
|
作者
MdArshad, M. K. [1 ]
Hashim, U. [1 ]
机构
[1] Univ Malaysia Perlis, INEE, Kangar 01000, Perlis, Malaysia
关键词
Emulation double gate; Thin body and thin buried oxide (UTBB); SOI MOSFETs;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thin body Silicon-on-Insulator (SOI) devices are promising technology for extending the device scalability as projected in ITRS, thanks to immunity to short channel effects. Further improvement can be achieved when the device incorporated with thin buried oxide (BOX) since it allows suppression of fringing electric fields through the BOX thus improving front-gate-to-channel controllability and reducing DIBL. Thin BOX is also suitable for emulation of double-gate (implementing back-gate biasing) schemes used for tuning device characteristics. Thus, in this paper, from the advantages of double gate transistor, we investigate by using ATLAS 2D-simulations the emulation of double gate transistor with bottom contact (underneath the substrate) and top contact (from the top through the silicon and BOX) for both digital and analog/RF figures of merit in ultra-thin body and thin buried oxide (UTBB) SOI MOSFETs. Improvement in performance simply can be achieved with such configurations.
引用
收藏
页码:147 / 150
页数:4
相关论文
共 50 条
  • [41] Body potential analysis of ultra thin gate oxide FD-SOI MOSFETs in accumulation mode operation
    Hayama, K
    Takakura, K
    Ohyama, H
    Rafí, JM
    Mercha, A
    Simoen, E
    Claeys, C
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2005, 16 (07) : 459 - 462
  • [42] Ultra-thin body & buried oxide SOI substrate development and qualification for Fully Depleted SOI device with back bias capability
    Schwarzenbach, Walter
    Nguyen, Bich-Yen
    Allibert, Frederic
    Girard, Christophe
    Maleville, Christophe
    SOLID-STATE ELECTRONICS, 2016, 117 : 2 - 9
  • [43] Tradeoff between speed and static power dissipation of ultra-thin body SOI MOSFETs
    Tian Yu
    Huang Ru
    Zhang Xing
    Wang Yang-Yuan
    CHINESE PHYSICS, 2007, 16 (06): : 1743 - 1747
  • [44] Compact charge and capacitance modeling of undoped ultra-thin body (UTB) SOI MOSFETs
    Moldovan, Oana
    Chaves, Ferney A.
    Jimenez, David
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2008, 52 (12) : 1867 - 1871
  • [45] Mobility enhancement in (110)-oriented ultra-thin-body single-gate and double-gate SOI MOSFETs
    Hiramoto, Toshiro
    Tsutsui, Gen
    Saitoh, Masurni
    Nagumo, Toshiharu
    Saraya, Takuya
    2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGS, 2006, : 44 - 55
  • [46] Parasitic bipolar effect in ultra-thin FD SOI MOSFETs
    Liu, F. Y.
    Ionica, I.
    Bawedin, M.
    Cristoloveanu, S.
    SOLID-STATE ELECTRONICS, 2015, 112 : 29 - 36
  • [47] Investigation of gate-induced drain leakage (GIDL) current in thin body devices: Single-gate ultra-thin body, symmetrical double-gate, and asymmetrical double-gate MOSFETs
    Choi, YK
    Ha, D
    King, TJ
    Bokor, J
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (4B): : 2073 - 2076
  • [49] Experimental evidence of mobility enhancement in short-channel ultra-thin body double-gate MOSFETs
    Chaisantikulwat, W.
    Mouis, M.
    Ghibaudo, G.
    Cristoloveanu, S.
    Widiez, J.
    Vinet, M.
    Deleonibus, S.
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 367 - +
  • [50] Total Ionizing Dose Responses of Forward Body Bias Ultra-Thin Body and Buried Oxide FD-SOI Transistors
    Zheng, Qiwen
    Cui, Jiangwei
    Xu, Liewei
    Ning, Bingxu
    Zhao, Kai
    Shen, Mingjie
    Yu, Xuefeng
    Lu, Wu
    He, Chengfa
    Ren, Diyuan
    Guo, Qi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2019, 66 (04) : 702 - 709