Emulation of Double Gate Transistor in Ultra-Thin Body with Thin Buried Oxide SOI MOSFETs

被引:0
|
作者
MdArshad, M. K. [1 ]
Hashim, U. [1 ]
机构
[1] Univ Malaysia Perlis, INEE, Kangar 01000, Perlis, Malaysia
关键词
Emulation double gate; Thin body and thin buried oxide (UTBB); SOI MOSFETs;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thin body Silicon-on-Insulator (SOI) devices are promising technology for extending the device scalability as projected in ITRS, thanks to immunity to short channel effects. Further improvement can be achieved when the device incorporated with thin buried oxide (BOX) since it allows suppression of fringing electric fields through the BOX thus improving front-gate-to-channel controllability and reducing DIBL. Thin BOX is also suitable for emulation of double-gate (implementing back-gate biasing) schemes used for tuning device characteristics. Thus, in this paper, from the advantages of double gate transistor, we investigate by using ATLAS 2D-simulations the emulation of double gate transistor with bottom contact (underneath the substrate) and top contact (from the top through the silicon and BOX) for both digital and analog/RF figures of merit in ultra-thin body and thin buried oxide (UTBB) SOI MOSFETs. Improvement in performance simply can be achieved with such configurations.
引用
收藏
页码:147 / 150
页数:4
相关论文
共 50 条
  • [31] Unified Quantum and Reliability Model for Ultra-Thin Double-Gate MOSFETs
    Rana Y. ElKashlan
    Omnia Samy
    Azza Anis
    Yehea Ismail
    Hamdy Abdelhamid
    Silicon, 2020, 12 : 21 - 28
  • [32] RF Behavior of Undoped Channel Ultra-Thin Body with Ultra-thin BOX MOSFETs
    Arshad, M. K. Md
    Emam, M.
    Kilchystka, V.
    Andrieu, F.
    Flandre, D.
    Raskin, J. -P.
    2012 IEEE 12TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2012, : 105 - 108
  • [33] Unified Quantum and Reliability Model for Ultra-Thin Double-Gate MOSFETs
    ElKashlan, Rana Y.
    Samy, Omnia
    Anis, Azza
    Ismail, Yehea
    Abdelhamid, Hamdy
    SILICON, 2020, 12 (01) : 21 - 28
  • [34] Analytical subthreshold current modeling of nanoscale ultra-thin body ultra-thin box SOI MOSFETs with a vertical gaussian doping profile
    Sufen Wei
    Guohe Zhang
    Huixiang Huang
    Jing Liu
    Zhibiao Shao
    Li Geng
    Cheng-Fu Yang
    Microsystem Technologies, 2018, 24 : 179 - 192
  • [35] Antenna protection strategy for ultra-thin gate MOSFETs
    Krishnan, S
    Amerasekera, A
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 302 - 306
  • [36] Hot-carrier degradation model for nanoscale ultra-thin body ultra-thin box SOI MOSFETs suitable for circuit simulators
    Karatsori, T. A.
    Theodorou, C. G.
    Haendler, S.
    Planes, N.
    Ghibaudo, G.
    Dimitriadis, C. A.
    MICROELECTRONIC ENGINEERING, 2016, 159 : 9 - 16
  • [37] Analytical subthreshold current modeling of nanoscale ultra-thin body ultra-thin box SOI MOSFETs with a vertical gaussian doping profile
    Wei, Sufen
    Zhang, Guohe
    Huang, Huixiang
    Liu, Jing
    Shao, Zhibiao
    Geng, Li
    Yang, Cheng-Fu
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (01): : 179 - 192
  • [38] A Modified 1/f Noise Model for MOSFETs With Ultra-Thin Gate Oxide
    Wang, Lin-Lin
    Peng, Wu
    Jiang, Yu-Long
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (05) : 537 - 540
  • [39] Comparison of ultra-thin gate oxide degradation in P and N-MOSFETs
    Petit, C
    Meinertzhagen, A
    Zander, D
    Simonetti, O
    Fadlallah, M
    Maurel, T
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 641 - 644
  • [40] Body potential analysis of ultra thin gate oxide FD-SOI MOSFETs in accumulation mode operation
    K. Hayama
    K. Takakura
    H. Ohyama
    J. M. Rafí
    A. Mercha
    E. Simoen
    C. Claeys
    Journal of Materials Science: Materials in Electronics, 2005, 16 : 459 - 462