A Second-Order Noise-Shaping SAR ADC With Passive Integrator and Tri-Level Voting

被引:94
|
作者
Zhuang, Haoyu [1 ,2 ]
Guo, Wenjuan [2 ]
Liu, Jiaxin [2 ,3 ]
Tang, He [1 ]
Zhu, Zhangming [4 ]
Chen, Long [2 ]
Sun, Nan [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 611731, Sichuan, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[3] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[4] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
基金
美国国家科学基金会;
关键词
Analog-to-digital converter; majority voting (MV); multi-phase non-overlapping clock generator; noise shaping (NS); successive approximation register; ENHANCEMENT;
D O I
10.1109/JSSC.2019.2900150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power and scalingfriendly noise-shaping (NS) SAR ADC. Instead of using operational transconductance amplifiers that are power hungry and scaling unfriendly, the proposed architecture uses passive switches and capacitors to perform residue integration and realizes the path gains via transistor size ratios inside a multipath dynamic comparator. The overall architecture is simple and robust. Since the noise transfer function is set by component ratios, it is insensitive to process, voltage, and temperature (PVT) variations. Besides the proposed architecture, this paper also presents two new circuit techniques. A tri-level voting scheme is proposed to reduce the comparator noise. It outperforms the majority voting technique by exploiting more information in the comparator output statistics and providing an extra decision level. A dynamic multi-phase clock generator is also proposed to guarantee non-overlapping and support an arbitrary number of phases. A prototype 9-bit NS-SAR ADC is fabricated in a 40-nm CMOS process. It consumes 143 mu W at 1.1 V while operating at 8.4 MS/s. Taking advantage of the second-order NS, it achieves a peak SNDR of 78.4 dB over a bandwidth of 262 kHz at the oversampling ratio of 16, leading to an SNDR-based Schreier figure of merit (FoM) of 171 dB.
引用
收藏
页码:1636 / 1647
页数:12
相关论文
共 50 条
  • [1] A Second-Order Noise-Shaping SAR ADC Using Two Passive Integrators Separated by the Comparator
    Zhang, Qihui
    Ning, Ning
    Li, Jing
    Yu, Qi
    Wu, Kejun
    Zhang, Zhong
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (01) : 227 - 231
  • [2] A Second-Order Noise Shaping SAR ADC With Parallel Multiresidual Integrator
    Zhou, Yang
    Wang, Wenjie
    Zhu, Longbin
    Zhu, Zhengtao
    Su, Risheng
    Zheng, Jianan
    Xie, Siyuan
    Li, Jihong
    Meng, Fanyi
    Zhou, Zhijun
    Wang, Keping
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024,
  • [3] A second-order CIFF noise-shaping SAR ADC reusing a dynamic amplifier
    Wang, Pengfei
    Zhou, Li
    [J]. IEICE ELECTRONICS EXPRESS, 2024,
  • [4] A second-order CIFF noise-shaping SAR ADC reusing a dynamic amplifier
    Wang, Pengfei
    Chen, Ming
    Zhou, Li
    Wang, Kunyu
    [J]. IEICE ELECTRONICS EXPRESS, 2024, 21 (13):
  • [5] A Second-Order Passive Noise-Shaping SAR ADC With 4x Passive Gain and A Two-Input-Pair Comparator
    Wang, Hanyu
    Temes, Gabor C.
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1134 - 1135
  • [6] A 12b-ENOB 61μW Noise-Shaping SAR ADC with a Passive Integrator
    Guo, Wenjuan
    Sun, Nan
    [J]. ESSCIRC CONFERENCE 2016, 2016, : 405 - 408
  • [7] A second-order noise-shaping SAR ADC with error-feedback structure and data weighted averaging
    Zhang, Qihui
    Li, Jing
    Ning, Ning
    Yu, Qi
    Wu, Kejun
    Zhang, Zhong
    [J]. MICROELECTRONICS JOURNAL, 2020, 105
  • [8] A passive second-order noise-shaping SAR ADC architecture with increased freedom in NTF synthesis and relaxed clock-jitter issue
    Wang, Weihao
    Wang, Xiao
    Zhao, Bo
    Pun, Kong-pang
    [J]. ELECTRONICS LETTERS, 2022, 58 (14) : 530 - 532
  • [9] A 320-MS/s 2-b/cycle Second-order Noise-shaping SAR ADC
    Park, Jaehyeong
    Park, Sang-Gyu
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (06) : 472 - 482
  • [10] A 2nd-Order Noise-Shaping SAR ADC With Lossless Dynamic Amplifier Assisted Integrator
    Zhang, Yanbo
    Liu, Shubin
    Tian, Binbin
    Zhu, Yan
    Chan, Chi-Hang
    Zhu, Zhangming
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 1819 - 1823