Exploring compromises among timing, power and temperature in three-dimensional integrated circuits

被引:19
|
作者
Hua, Hao [1 ]
Mineo, Chris [1 ]
Schoenfliess, Kory [1 ]
Sule, Ambarish [1 ]
Melamed, Samson [1 ]
Jenkal, Ravi [1 ]
Davis, W. Rhett [1 ]
机构
[1] North Carolina State Univ, Raleigh, NC 27695 USA
关键词
performance; design; experimentation; 3DIC; temperature dependency; design flow; trade off;
D O I
10.1109/DAC.2006.229427
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3DICs) have the potential to reduce interconnect lengths and improve digital system performance. However, heat removal is more difficult in 3DICs, and the higher temperatures increase delay and leakage power, potentially negating the performance improvement. Thermal vias can help to remove heat, but they create routing congestion, which also leads to longer interconnects. It is therefore very difficult to tell whether or not a particular system may benefit from 3D integration. In order to help understand this trade-off, physical design experiments were performed on a low-power and a high-performance design in an existing 3DIC technology. Each design was partitioned and routed with varying numbers of tiers and thermal-via densities. A thermal-analysis methodology is developed to predict the final performance. Results show that the lowest energy per operation and delay are achieved with 4 or 5 tiers. These results show a reduction in energy and delay of up to 27% and 20% compared to a traditional 2DIC approach. In addition, it is shown that thermal-vias offer no performance benefit for the low-power system and only marginal benefit for the high-performance system.
引用
收藏
页码:997 / +
页数:2
相关论文
共 50 条
  • [31] Review and Projections of Integrated Cooling Systems for Three-Dimensional Integrated Circuits
    Kandlikar, Satish G.
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2014, 136 (02)
  • [32] Special Issue "Building Three-Dimensional Integrated Circuits and Microsystems"
    Zhu, Zhiyuan
    Zhang, Sixiang
    Ma, Shenglin
    Liu, Ziyu
    [J]. PROCESSES, 2023, 11 (03)
  • [33] Monolithic Three-Dimensional Integrated Circuits: Process and Design Implications
    Geng, Hui
    Maresca, Luke
    Cronquist, Brian
    Or-Bach, Zvi
    Shi, Yiyu
    [J]. INTERNATIONAL SYMPOSIUM ON FUNCTIONAL DIVERSIFICATION OF SEMICONDUCTOR ELECTRONICS 2 (MORE-THAN-MOORE 2), 2014, 61 (06): : 3 - 10
  • [34] A Floorplanning Algorithm for Novel Three-dimensional Nano Integrated Circuits
    Luo, Rong
    Zhang, Xi
    Shi, Shengqing
    Sun, Peng
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 857 - 860
  • [35] "Green" On-chip Inductors in Three-Dimensional Integrated Circuits
    Tida, Umamaheswara Rao
    Mittapalli, Varun
    Zhuo, Cheng
    Shi, Yiyu
    [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 572 - 577
  • [36] Minimizing Temperature Nonuniformity by Optimal Arrangement of Hotspots in Vertically Stacked Three-Dimensional Integrated Circuits
    Rangarajan, Srikanth
    Hadad, Yaser
    Choobineh, Leila
    Sammakia, Bahgat
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2020, 142 (04)
  • [37] Integration schemes and enabling technologies for three-dimensional integrated circuits
    Chen, K. N.
    Tan, C. S.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (03): : 160 - 168
  • [38] Routing Complexity Minimization of Monolithic Three-Dimensional Integrated Circuits
    Lin, Sheng-En
    Kim, Dae Hyun
    [J]. PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 329 - 334
  • [39] Fast, automated thermal simulation of three-dimensional integrated circuits
    Wilkerson, P
    Raman, A
    Turowski, M
    [J]. ITHERM 2004, VOL 1, 2004, : 706 - 713
  • [40] Architectural Benefits and Design Challenges for Three-dimensional Integrated Circuits
    Xie, Jing
    Zhao, Jishen
    Dong, Xiangyu
    Xie, Yuan
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 540 - 543