Minimizing Temperature Nonuniformity by Optimal Arrangement of Hotspots in Vertically Stacked Three-Dimensional Integrated Circuits

被引:9
|
作者
Rangarajan, Srikanth [1 ]
Hadad, Yaser [1 ]
Choobineh, Leila [2 ]
Sammakia, Bahgat [1 ]
机构
[1] SUNY Binghamton, Dept Mech Engn, Binghamton, NY 13905 USA
[2] SUNY Polytech Inst, Engn Dept, 100 Seymour Rd, Utica, NY 13502 USA
关键词
OPTIMIZATION;
D O I
10.1115/1.4047471
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The semiconductor packaging technologies have seen its growth from multichip module (MCM), system in package (SiP), system on chip (SoC) to the heterogeneous integration of the MCM. Thermal management of multichip vertically integrated systems poses additional constraints and limitations beyond those for single chip modules. Three-dimensional-integrated circuits (3D ICs) technology is a potential approach for next-generation semiconductor packaging technologies. A 3D IC is formed by vertical interconnection of multiple substrates containing active devices which offer reduced die footprint and interconnect length. This paper discusses the optimal arrangement of two hotspots on each layer of a two-die stacked 3D IC. An analytical heat transfer model for prediction of three-dimensional temperature field of a 3D IC based on the solution of governing energy equations has been developed and used for this study. The model is subject to adiabatic boundary conditions at the walls except for the bottom wall which is subject to convective boundary condition. A feed-forward back propagation artificial neural network (ANN) is employed for obtaining the functional relationship between the location of the hotspots and the objectives. Genetic algorithm is employed for solving two nonconflicting objective functions subject to set of constraints. The first objective aims to minimize the maximum temperature on both layers, and the second objective aims to achieve temperature uniformity in the layers. The results of the optimization study are expected to provide recommendations on the design guidelines for arranging hotspots on vertically stacked substrates.
引用
下载
收藏
页数:9
相关论文
共 50 条
  • [1] Coupled simulation of device performance and heating of vertically stacked three-dimensional integrated circuits
    Akturk, A
    Goldsman, N
    Metze, G
    SISPAD: 2005 International Conference on Simulation of Semiconductor Processes and Devices, 2005, : 115 - 118
  • [2] Special Issue on Testing of Three-Dimensional Stacked Integrated Circuits
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 1 - 1
  • [3] Analysis of hotspots and cooling strategy for multilayer three-dimensional integrated circuits
    Wang, Chao
    Huang, Xiao-Jie
    Vafai, Kambiz
    Vafai, Kambiz (vafai@engr.ucr.edu), 1600, Elsevier Ltd (186):
  • [4] Analysis of hotspots and cooling strategy for multilayer three-dimensional integrated circuits
    Wang, Chao
    Huang, Xiao-Jie
    Vafai, Kambiz
    APPLIED THERMAL ENGINEERING, 2021, 186
  • [5] Variable Fin Density Flow Channels for Effective Cooling and Mitigation of Temperature Nonuniformity in Three-Dimensional Integrated Circuits
    Lorenzini-Gutierrez, Daniel
    Kandlikar, Satish G.
    JOURNAL OF ELECTRONIC PACKAGING, 2014, 136 (02)
  • [6] Three-dimensional integrated circuits
    Topol, Anna W.
    La Tulipe Jr., Douglas C.
    Shi, Leathen
    Frank, David J.
    Bernstein, Kerry
    Steen, Steven E.
    Kumar, Arvind
    Singco, Gilbert U.
    Young, Albert M.
    Guarini, Kathryn W.
    Ieong, Meikei
    IBM Journal of Research and Development, 2006, 50 (4-5): : 491 - 506
  • [7] Three-dimensional integrated circuits
    Topol, A. W.
    La Tulipe, D. C., Jr.
    Shi, L.
    Frank, D. J.
    Bernstein, K.
    Steen, S. E.
    Kumar, A.
    Singco, G. U.
    Young, A. M.
    Guarini, K. W.
    Ieong, M.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 491 - 506
  • [8] Three-Dimensional Integrated Circuits
    Henkel, Joerg
    IEEE DESIGN & TEST, 2016, 33 (02) : 4 - 6
  • [9] Investigation into the Thermal Effects of Thinning Stacked Dies in Three-Dimensional Integrated Circuits
    Melamed, Samson
    Watanabe, Naoya
    Nemoto, Shunsuke
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    2015 21ST INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2015,
  • [10] Light manipulation in three-dimensional photonic integrated circuits using vertically inserted metasurfaces
    Wu, Lin
    Zhang, Ziyang
    PHYSICA SCRIPTA, 2021, 96 (04)