Exploring compromises among timing, power and temperature in three-dimensional integrated circuits

被引:19
|
作者
Hua, Hao [1 ]
Mineo, Chris [1 ]
Schoenfliess, Kory [1 ]
Sule, Ambarish [1 ]
Melamed, Samson [1 ]
Jenkal, Ravi [1 ]
Davis, W. Rhett [1 ]
机构
[1] North Carolina State Univ, Raleigh, NC 27695 USA
关键词
performance; design; experimentation; 3DIC; temperature dependency; design flow; trade off;
D O I
10.1109/DAC.2006.229427
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3DICs) have the potential to reduce interconnect lengths and improve digital system performance. However, heat removal is more difficult in 3DICs, and the higher temperatures increase delay and leakage power, potentially negating the performance improvement. Thermal vias can help to remove heat, but they create routing congestion, which also leads to longer interconnects. It is therefore very difficult to tell whether or not a particular system may benefit from 3D integration. In order to help understand this trade-off, physical design experiments were performed on a low-power and a high-performance design in an existing 3DIC technology. Each design was partitioned and routed with varying numbers of tiers and thermal-via densities. A thermal-analysis methodology is developed to predict the final performance. Results show that the lowest energy per operation and delay are achieved with 4 or 5 tiers. These results show a reduction in energy and delay of up to 27% and 20% compared to a traditional 2DIC approach. In addition, it is shown that thermal-vias offer no performance benefit for the low-power system and only marginal benefit for the high-performance system.
引用
收藏
页码:997 / +
页数:2
相关论文
共 50 条
  • [21] A Transient Electrothermal Analysis of Three-Dimensional Integrated Circuits
    Harris, T. Robert
    Priyadarshi, Shivam
    Melamed, Samson
    Ortega, Carlos
    Manohar, Rajit
    Dooley, Steven R.
    Kriplani, Nikhil M.
    Davis, W. Rhett
    Franzon, Paul D.
    Steer, Michael B.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (04): : 660 - 667
  • [22] Laminated three-dimensional carbon nanotube integrated circuits
    Jian, Yang
    Sun, Yun
    Feng, Shun
    Zang, Chao
    Li, Bo
    Qiu, Song
    Li, Qing-Wen
    Yan, Xin
    Sun, Dong-Ming
    NANOSCALE, 2022, 14 (18) : 7049 - 7054
  • [23] Security Threats and Countermeasures in Three-Dimensional Integrated Circuits
    Dofe, Jaya
    Gu, Peng
    Stow, Dylan
    Yu, Qiaoyan
    Kursun, Eren
    Xie, Yuan
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 321 - 326
  • [24] Three-dimensional Integrated Circuits: Design, EDA, and Architecture
    Sun, Guangyu
    Chen, Yibo
    Dong, Xiangyu
    Ouyang, Jin
    Xie, Yuan
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2011, 5 (1-2): : 1 - 151
  • [25] Process technologies for three-dimensional optoelectronic integrated circuits
    Katayama, Yoshifumi
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1993, 76 (02): : 14 - 22
  • [26] Analyzing Security Vulnerabilities of Three-Dimensional Integrated Circuits
    Dofe, Jaya
    Yu, Qiaoyan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2017, : 156 - 156
  • [27] Multiwafer vertical interconnects for three-dimensional integrated circuits
    Lahiji, Rosa R.
    Herrick, Katherine J.
    Lee, Yongshik
    Margomenos, Alexandros
    Mohammadi, Saeed
    Katehi, Linda P. B.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (06) : 2699 - 2706
  • [28] Low-Power Gated Clock Tree Optimization for Three-Dimensional Integrated Circuits
    Chen, Yu-Chuan
    Hsu, Chih-Cheng
    Lin, Mark Po-Hung
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [29] Physical Characterization of Steady-State Temperature Profiles in Three-Dimensional Integrated Circuits
    Kumar, Sumeet S.
    Zjajo, Amir
    van Leuken, Rene
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1969 - 1972
  • [30] Low-Temperature Wafer Bonding for MEMS and Three-Dimensional Integrated Circuits Manufacture
    Kislitsin, Maksim V.
    Nosagina, Daria D.
    Korolyov, Michael A.
    PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 1373 - 1375