A Simplified Methodology for Complex Analog Module Layout Generation

被引:0
|
作者
Chawda, Pradeep Kumar [1 ]
机构
[1] Texas Instruments Inc, 3833 Kifer Rd, Santa Clara, CA 95051 USA
关键词
Analog layout automation; Super pCell; Template driven layout; Analog Synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog layout design automation has been evolving constantly and several attempts have been made to find a solution for analog synthesis. Due to the complexity of analog design problem it is difficult to find a single approach which can be readily accepted by the industry. The optimization based full analog synthesis tools are quick but does not capture layout engineers' expertise and therefore produce sub optimal layout. The semi-automated layout tools help layout engineers considerably however the layout creation cycle time is still at unacceptable level for time-consuming analog designs. This paper presents a simplified methodology for generating complex analog modules layout using template driven parameterized cells to reduce layout creation cycle time significantly while meeting the layout designers need. The paper discusses step by step approach of developing a placement and routing template to capture layout engineers' expertise for complex analog modules and demonstrates its effectiveness by implementing a triple cascode amplifier super-pCell which is being used in pipeline Analog to Digital Converts. The implemented methodology is very flexible and fully controllable so that designers can easily create a layout with additional design requirements and constraints quickly. The proposed approach is successfully adopted by layout engineers and as a result, the required layout resources for a design are reduced significantly whereas layout engineers' efficiency is improved significantly.
引用
收藏
页码:82 / 87
页数:6
相关论文
共 50 条
  • [21] A global routing methodology for analog and mixed-signal layout
    Sajid, K
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 442 - 446
  • [22] SLAM - A SMART ANALOG MODULE LAYOUT GENERATOR FOR MIXED ANALOG-DIGITAL VLSI DESIGN
    CHEN, DJ
    LEE, JC
    SHEU, BJ
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 24 - 27
  • [23] Synthesis Tool for Automatic Layout Generation of Analog Structures
    Lomeli-Illescas, Ismael
    Solis-Bustos, Sergio A.
    Martinez-Sanchez, Vctor H.
    Rayas-Sanchez, Jose E.
    PROCEEDINGS OF THE 2016 IEEE ANDESCON, 2016,
  • [24] Layout generation algorithm for CMOS analog IC cells
    Liang, T
    Syrzycki, M
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 653 - 656
  • [25] Reliability driven module generation for analog layouts
    Wolf, M
    Kleine, U
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 412 - 415
  • [26] Research on Module Layout and Module Coverage of an Automobile Exhaust Thermoelectric Power Generation System
    Zhou, Weiqi
    Yang, Jiasheng
    Qin, Qing
    Zhu, Jiahao
    Xu, Shiyu
    Luo, Ding
    Wang, Ruochen
    ENERGIES, 2022, 15 (03)
  • [27] Challenge Oriented Methodology for Analog Integrated Circuit Layout Design Training
    Beriain, Andoni
    Del Rio, David
    Solar, Hector
    Alvarado, Unai
    Del Portillo, Jon
    PROCEEDINGS OF 2014 XI TECHNOLOGIES APPLIED TO ELECTRONICS TEACHING (TAEE), 2014,
  • [28] Stress-Aware Analog Layout Devices Pattern Generation
    El-Kenawy, Khaled
    Dessouky, Mohamed
    PROCEEDINGS OF 2016 11TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2016, : 233 - 238
  • [29] AnGeLa: A smart tool for the automatic layout generation of analog cells
    Zacatelco, HC
    Merino, RMMD
    Ortiz, MEMIM
    FloresVerdad, GE
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 282 - 285
  • [30] A tool for the automatic generation and analysis of regular analog layout modules
    Lomeli-Illescas, Ismael
    Solis-Bustos, Sergio A.
    Rayas-Sanchez, Jose E.
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 81 - 87