A Simplified Methodology for Complex Analog Module Layout Generation

被引:0
|
作者
Chawda, Pradeep Kumar [1 ]
机构
[1] Texas Instruments Inc, 3833 Kifer Rd, Santa Clara, CA 95051 USA
关键词
Analog layout automation; Super pCell; Template driven layout; Analog Synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog layout design automation has been evolving constantly and several attempts have been made to find a solution for analog synthesis. Due to the complexity of analog design problem it is difficult to find a single approach which can be readily accepted by the industry. The optimization based full analog synthesis tools are quick but does not capture layout engineers' expertise and therefore produce sub optimal layout. The semi-automated layout tools help layout engineers considerably however the layout creation cycle time is still at unacceptable level for time-consuming analog designs. This paper presents a simplified methodology for generating complex analog modules layout using template driven parameterized cells to reduce layout creation cycle time significantly while meeting the layout designers need. The paper discusses step by step approach of developing a placement and routing template to capture layout engineers' expertise for complex analog modules and demonstrates its effectiveness by implementing a triple cascode amplifier super-pCell which is being used in pipeline Analog to Digital Converts. The implemented methodology is very flexible and fully controllable so that designers can easily create a layout with additional design requirements and constraints quickly. The proposed approach is successfully adopted by layout engineers and as a result, the required layout resources for a design are reduced significantly whereas layout engineers' efficiency is improved significantly.
引用
收藏
页码:82 / 87
页数:6
相关论文
共 50 条
  • [31] AIDA: Robust Layout-Aware Synthesis of Analog ICs including Sizing and Layout Generation
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [32] A current-path based placement methodology for analog IC layout design
    Lin, Zhi-Ming
    Liao, Mei-Yuan
    Huang, Kuei-Chen
    Advances in Physics, Electronics and Signal Processing Applications, 2000, : 94 - 97
  • [33] LAYGEN II-Automatic Layout Generation of Analog Integrated Circuits
    Martins, Ricardo
    Lourenco, Nuno
    Horta, Nuno
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (11) : 1641 - 1654
  • [34] AIDA: Layout-aware analog circuit-level sizing with in-loop layout generation
    Lourenco, Nuno
    Martins, Ricardo
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 316 - 329
  • [35] Automatic Analog IC Layout Generation based on an Evolutionary Computation Approach
    Lourenco, Nuno
    Horta, Nuno
    GECCO 2007: GENETIC AND EVOLUTIONARY COMPUTATION CONFERENCE, VOL 1 AND 2, 2007, : 2261 - 2261
  • [36] A methodology for modeling a complex geometry on wafer from a layout data
    Yoon, S
    Kwon, O
    Won, T
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 437 - 440
  • [37] HORN LAYOUT SIMPLIFIED
    THURMOND, B
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1987, 35 (12): : 976 - 983
  • [38] A simplified fretting test methodology for complex shaft couplings
    Hyde, TR
    Leen, SB
    McColl, IR
    FATIGUE & FRACTURE OF ENGINEERING MATERIALS & STRUCTURES, 2005, 28 (11) : 1047 - 1067
  • [39] HORN LAYOUT SIMPLIFIED
    THURMOND, GR
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1984, 32 (12): : 1014 - 1015
  • [40] Image Layer Modeling for Complex Document Layout Generation
    Ma, Tianlong
    Wu, Xingjiao
    Du, Xiangcheng
    Wang, Yanlong
    Jin, Cheng
    2023 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, ICME, 2023, : 2261 - 2266