A Simplified Methodology for Complex Analog Module Layout Generation

被引:0
|
作者
Chawda, Pradeep Kumar [1 ]
机构
[1] Texas Instruments Inc, 3833 Kifer Rd, Santa Clara, CA 95051 USA
关键词
Analog layout automation; Super pCell; Template driven layout; Analog Synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog layout design automation has been evolving constantly and several attempts have been made to find a solution for analog synthesis. Due to the complexity of analog design problem it is difficult to find a single approach which can be readily accepted by the industry. The optimization based full analog synthesis tools are quick but does not capture layout engineers' expertise and therefore produce sub optimal layout. The semi-automated layout tools help layout engineers considerably however the layout creation cycle time is still at unacceptable level for time-consuming analog designs. This paper presents a simplified methodology for generating complex analog modules layout using template driven parameterized cells to reduce layout creation cycle time significantly while meeting the layout designers need. The paper discusses step by step approach of developing a placement and routing template to capture layout engineers' expertise for complex analog modules and demonstrates its effectiveness by implementing a triple cascode amplifier super-pCell which is being used in pipeline Analog to Digital Converts. The implemented methodology is very flexible and fully controllable so that designers can easily create a layout with additional design requirements and constraints quickly. The proposed approach is successfully adopted by layout engineers and as a result, the required layout resources for a design are reduced significantly whereas layout engineers' efficiency is improved significantly.
引用
收藏
页码:82 / 87
页数:6
相关论文
共 50 条
  • [1] Routable and Matched Layout Styles for Analog Module Generation
    Liu, Bo
    Chen, Gong
    Yang, Bo
    Nakatake, Shigetoshi
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (04)
  • [2] A Structure-Based Methodology for Analog Layout Generation
    Chen, Yu-Hsien
    Chi, Hao-Yu
    Song, Ling-Yen
    Liu, Chien-Nan Jimmy
    Chen, Hung-Ming
    2019 16TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2019), 2019, : 33 - 36
  • [3] A tool for automated analog CMOS layout module generation and placement
    Khademsameni, P
    Syrzycki, M
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 416 - 421
  • [4] Formulating the empirical strategies in module generation of analog MOS layout
    Yan, Tan
    Nojima, Takashi
    Nakatake, Shigetoshi
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 44 - +
  • [5] Module generators for a regular analog layout
    Kampe, J
    Wisser, C
    Scarbata, G
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 280 - 285
  • [6] Design methodology and model generation for complex analog blocks
    Gielen, G
    ANALOG CIRCUIT DESIGN: RF CIRCUITS: WIDE BAND, FRONT-ENDS,DAC'S, DESIGN METHODOLOGY AND VERIFICATION FOR RF AND MIXED-SIGNAL SYSTEMS, LOW POWER AND LOW VOLTAGE, 2006, : 113 - 141
  • [7] An analog layout floorplanner using its parameterized module layout structure
    Kim, YS
    Yoon, KS
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 397 - 400
  • [8] Automatic device layout generation for analog layout retargeting
    Hartono, R
    Jangkrajarng, N
    Bhattacharya, S
    Shi, CJR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 457 - 462
  • [9] Constraints generation for analog circuits layout
    Hao, QS
    Dong, SQ
    Chen, S
    Hong, XL
    Su, Y
    Qu, ZY
    2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2004, : 1339 - 1343
  • [10] Constraints generation for analog circuits layout
    Hao, QS
    Chen, S
    Hong, XL
    Su, Y
    Dong, SQ
    Qu, ZY
    2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS - VOL 2: SIGNAL PROCESSING, CIRCUITS AND SYSTEMS, 2004, : 1334 - 1338