A simple processor core design for DCT/IDCT

被引:50
|
作者
Chang, TS [1 ]
Kung, CS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
DCT/IDCT; H.263; processor;
D O I
10.1109/76.836290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a cost effective processor core design that features the simplest hardware and is suitable for discrete cosine transform/indiscrete cosine transform (DCT/IDCT) operations in H.263 and digital camera. This design combines the techniques of fast direct two dimensional DCT algorithm, the bit-level adder-based distributed arithmetic, and common subexpression sharing;to reduce the hardware cost and enhance the computing speed. The resulting architecture is very simple and regular such that it can be easily scaled for higher throughput rate requirements. The DCT design has been implemented by 0.6 mu m SPDM CMOS technology and only costs 1493 gate count, or 0.78 mm(2), The proposed design can meet real-time DCT/IDCT requirements of H.263 codec system for QCIF image frame size at 10 frames/s with 4:2:0 color format. Moreover, the proposed design still possesses additional computing power for other operations when operating at 33 Mhz.
引用
收藏
页码:439 / 447
页数:9
相关论文
共 50 条
  • [1] A low power design of 2D DCT/IDCT processor
    Li, Jing
    Shen, Bo
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (01): : 88 - 94
  • [2] DCT/IDCT Processor Design for High Data Rate Image Coding
    Slawecki, Darren
    Li, Weiping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (02) : 135 - 146
  • [3] DCT/IDCT processor for HDTV developed with DSP silicon compiler
    Miyazaki, Takashi
    Nishitani, Takao
    Edahiro, Masato
    Ono, Ikuko
    Mitsuhashi, Kaoru
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1993, 5 (2-3): : 151 - 158
  • [4] Micropipelined asynchronous discrete cosine transform (DCT/IDCT) processor
    Johnson, D
    Akella, V
    Stott, B
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 731 - 740
  • [5] DCT/IDCT PROCESSOR FOR HDTV DEVELOPED WITH DSP SILICON COMPILER
    MIYAZAKI, T
    NISHITANI, T
    EDAHIRO, M
    ONO, I
    MITSUHASHI, K
    JOURNAL OF VLSI SIGNAL PROCESSING, 1993, 5 (2-3): : 151 - 158
  • [7] An efficient IDCT processor design for HDTV applications
    Guo, JI
    Yen, JC
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (1-2): : 147 - 155
  • [8] High throughput 2D DCT/IDCT processor for video coding
    Ruiz, GA
    Michell, JA
    Burón, AM
    2005 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), VOLS 1-5, 2005, : 3521 - 3524
  • [9] The design and implementation of DCT/IDCT chip with novel architecture
    Cheng, KH
    Huang, CS
    Lin, CP
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 741 - 744
  • [10] An Efficient IDCT Processor Design for HDTV Applications
    Jiun-In Guo
    Jui-Cheng Yen
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 147 - 155