High Density Backside Tungsten TSV for 3D Stacked ICs

被引:0
|
作者
Blasa, Reynard [1 ]
Mattis, Brian [1 ]
Martini, Dave [1 ]
Lanee, Sidi [1 ]
Petteway, Carl [1 ]
Hong, Sangki [2 ]
Yi, Kangsoo [2 ]
机构
[1] Novati Technol, Austin, TX 78741 USA
[2] Tezzaron Semicond, Naperville, IL USA
关键词
Through Silicon Via (TSV); TSV-Last; tungsten TSV; 3D Integration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we will discuss a method of fabricating a 0.8um and 1.2um diameter, 10um deep tungsten through-silicon-vias (TSV) from the backside of a 200mm silicon wafer at 4um and 2um pitches. These high-density tungsten TSVs connect to a thin copper backend, such as a metal 1 layer (M1) which can be as thin as 1000 angstrom. We've applied this technology on a CMOS wafer from a high volume foundry and inserted our TSV-last module to enable wafer stacking, which is one aspect of 3D integration. Early tests on 1.2um diameter TSV, 4um pitch, 50000-element chain indicate wafer level yields of > 90% @ < 3 Ohms per contact. This process successfully demonstrates a high density, backside tungsten TSV integration with encouraging via chain yield. The process flow outlined in this paper can be utilized to enable 3D integration for two or more wafers from different foundries or different technology nodes.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] GTL High Speed I/O in 3D ICs for TSV and Interconnect Signal Integrity Characterization
    Baek, Hyunho
    Harb, Shadi
    Eisenstadt, William R.
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 844 - 850
  • [42] Disconnection Failure Model and Analysis of TSV-based 3D ICs
    Jung, Daniel H.
    Kim, Joohee
    Kim, Heegon
    Kim, Jonghoon J.
    Kim, Joungho
    Pak, Jun So
    [J]. 2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 164 - 167
  • [43] PDN Analysis of TSV based Decoupling Capacitor Stacked Chip (DCSC) in 3D-ICs
    Song, Eunseok
    Pak, Jun So
    Kim, Joungho
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [44] TSV Power Supply Array Electromigration Lifetime Analysis in 3D ICs
    Zou, Qiaosha
    Zhang, Tao
    Xu, Cong
    Xie, Yuan
    [J]. GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 239 - 240
  • [45] Scan Test of Die Logic in 3D ICs Using TSV Probing
    Noia, Brandon
    Panth, Shreepad
    Chakrabarty, Krishnendu
    Lim, Sung Kyu
    [J]. PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [46] Modeling and optimization of noise coupling in TSV-based 3D ICs
    Zhao, Yingbo
    Yang, Yintang
    Dong, Gang
    [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (20):
  • [47] Recovery-aware Proactive TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Zhao, Hongyang
    Tan, Sheldon X. -D.
    Tahoori, Mehdi B.
    [J]. PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 220 - 225
  • [48] 3D stacked high density packages with bumpless interconnect technology
    Lin, CWC
    Chiang, SCL
    Yang, TKA
    [J]. 2003 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-5, 2004, : 73 - 77
  • [49] A 3D packaging technology for high-density stacked DRAM
    Kawano, Masaya
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 62 - 63
  • [50] On Accurate Full-Chip Extraction and Optimization of TSV-to-TSV Coupling Elements in 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    [J]. 2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 281 - 288