High Density Backside Tungsten TSV for 3D Stacked ICs

被引:0
|
作者
Blasa, Reynard [1 ]
Mattis, Brian [1 ]
Martini, Dave [1 ]
Lanee, Sidi [1 ]
Petteway, Carl [1 ]
Hong, Sangki [2 ]
Yi, Kangsoo [2 ]
机构
[1] Novati Technol, Austin, TX 78741 USA
[2] Tezzaron Semicond, Naperville, IL USA
关键词
Through Silicon Via (TSV); TSV-Last; tungsten TSV; 3D Integration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we will discuss a method of fabricating a 0.8um and 1.2um diameter, 10um deep tungsten through-silicon-vias (TSV) from the backside of a 200mm silicon wafer at 4um and 2um pitches. These high-density tungsten TSVs connect to a thin copper backend, such as a metal 1 layer (M1) which can be as thin as 1000 angstrom. We've applied this technology on a CMOS wafer from a high volume foundry and inserted our TSV-last module to enable wafer stacking, which is one aspect of 3D integration. Early tests on 1.2um diameter TSV, 4um pitch, 50000-element chain indicate wafer level yields of > 90% @ < 3 Ohms per contact. This process successfully demonstrates a high density, backside tungsten TSV integration with encouraging via chain yield. The process flow outlined in this paper can be utilized to enable 3D integration for two or more wafers from different foundries or different technology nodes.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Challenges in Testing TSV-Based 3D Stacked ICs: Test Flows, Test Contents, and Test Access
    Marinissen, Erik Jan
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 544 - 547
  • [22] Characterization of 3D Stacked High Resistivity Si Interposers with Polymer TSV liners for 3D RF Module
    Choi, Kwang-Seong
    Lee, Haksun
    Bae, Hyun-Cheol
    Eom, Yong-Sung
    Lee, Kangwook
    Fukushima, Takafumi
    Koyanagi, Mitsumasa
    Lee, Jin Ho
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 928 - 933
  • [23] Modeling of Substrate Contacts in TSV-based 3D ICs
    Watanabe, Masayuki
    Fukase, Masa-aki
    Imai, Masashi
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Kurokawa, Atsushi
    [J]. 2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [24] Thermal-aware TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Tahoori, Mehdi B.
    Chakrabarty, Krishnendu
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1291 - 1296
  • [25] Decoupling Capacitor Stacked Chip (DCSC) in TSV-based 3D-ICs
    Song, Eunseok
    Koo, Kyoungchoul
    Kim, Myunghoi
    Pak, Jun So
    Kim, Joungho
    [J]. 2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 235 - 238
  • [26] 3D Hetero-Integration Technology with Backside TSV and Reliability Challenges
    Lee, Kang-Wook
    Murugesan, M.
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [27] Design for Manufacturability and Reliability for TSV-based 3D ICs
    Pan, David Z.
    Lim, Sung Kyu
    Athikulwongse, Krit
    Jung, Moongon
    Mitra, Joydeep
    Pak, Jiwoo
    Pathak, Mohit
    Yang, Jae-Seok
    [J]. 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 750 - 755
  • [28] Contactless Test Access Mechanism for TSV Based 3D ICs
    Rashidzadeh, Rashid
    [J]. 2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [29] Capacitive Coupling Mitigation for TSV-based 3D ICs
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    [J]. 2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [30] Front-side Mid-Level Tungsten TSV Integration for High-Density 3D Applications
    Mattis, Brian
    Soirez, Lovelace
    Bullock, Catherine
    Martini, Dave
    Jensen, Sara
    Levy, James
    Jones, Adam
    [J]. 2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,