A static low-power, high-performance 32-bit carry skip adder

被引:0
|
作者
Chirca, K [1 ]
Schulte, N [1 ]
Glossner, J [1 ]
Wang, HR [1 ]
Mamidi, S [1 ]
Balzola, P [1 ]
Vassiliadis, S [1 ]
机构
[1] Sandbridge Technol Inc, White Plains, NY 10601 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a full-static carry-skip adder designed to achieve low power dissipation and high-performance operation. To reduce the adder's delay and power consumption, the adder is divided into variable-sized blocks that balance the inputs to the carry chain. The optimum block sizes for minimizing the critical path delay with complementary carry generation are achieved Within blocks, highly optimized carry look-ahead logic, which computes block generate and block propagate signals, is used to further decrease delay. The adder architecture decreases power consumption by reducing the number of logic levels, glitches, and transistors. To achieve balanced delay, input bits are grouped unevenly in the carry chain. This grouping reduces active power by minimizing extraneous glitches and transitions. The adder has been implemented in 130mn CMOS technology. At 1.2V and 25C, typical performance is 1.086GHz and power dissipation normalized to 600MHz operation is 0.786mW.
引用
收藏
页码:615 / 619
页数:5
相关论文
共 50 条
  • [1] Delay Efficient 32-Bit Carry-Skip Adder
    Lin, Yu Shen
    Radhakrishnan, Damu
    [J]. VLSI DESIGN, 2008,
  • [2] Delay efficient 32-bit carry-skip adder
    Lin, Yu Shen
    Radhakrishnan, Darnu
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 506 - 509
  • [3] Robust high-performance low-power carry select adder
    Jeong, W
    Roy, K
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 503 - 506
  • [4] A low-power carry skip adder with fast saturation
    Schulte, MJ
    Chirca, K
    Glossner, J
    Wang, HR
    Mamidi, S
    Balzola, P
    Vassiliadis, S
    [J]. 15TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2004, : 269 - 279
  • [5] Improved 32-bit conditional sum adder for low-power high-speed applications
    Cheng, Kuo-Hsing
    Cheng, Shun-Wen
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2006, 22 (04) : 975 - 989
  • [6] Area-Delay Efficient and Low-Power Carry Skip Adder for High Performance Computing Systems
    Patel, Sujit Kumar
    Garg, Bharat
    Mahajan, Anurag
    Rai, Shireesh Kumar
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 300 - 303
  • [7] Implementation of a high-speed low-power 32-bit adder in 70nm technology
    Kashfi, Fatemeh
    Fakhraie, S. Mehdi
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 9 - +
  • [8] A low-power 2.1 GHz 32-bit carry lookahead adder using Dual Path All-N-Logic
    Ge, Y
    Jung, SO
    Kim, SH
    Kang, SM
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 298 - 301
  • [9] A low-power 1.85 GHz 32-bit carry lookahead adder using Dual Path All-N-logic
    Yang, G
    Jung, SO
    Baek, KH
    Kim, SH
    Kim, S
    Kang, SM
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 781 - 784
  • [10] High Performance and Power Efficient 32-bit Carry Select Adder using Hybrid PTL/CMOS Logic Style
    Suri, Lakshay
    Lamba, Devesh
    Kritarth, Kunwar
    Sharma, Geetanjali
    [J]. 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 765 - 768