Plasma-induced Si/SiO2 interface damage in CMOS

被引:7
|
作者
Cellere, G
Valentini, MG
Paccagnella, A
机构
[1] Univ Padua, Dipartimento Elettr & Informat, I-35131 Padua, Italy
[2] STMicroelectronics, Milan, Italy
关键词
CMOS; plasma damage; Si/SiO2; gate oxide;
D O I
10.1016/S0167-9317(02)00594-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Plasma treatments are widely used tools in the microelectronic industry. They may leave some residual passivated damage in the gate oxides at the end, of processing. Using devices with different geometries and antennas, we show that in thin gate oxide (5 nm) devices, the latent plasma-induced damage can be easily detected as interface degradation. We tested this hypothesis using different stress methods (constant voltage stress and step voltage stress), and different characterisation techniques, such as charge pumping, direct current I-V, and sub-threshold slope. Interface damage kinetics and antenna dependencies are discussed. (C) 2002 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:433 / 442
页数:10
相关论文
共 50 条
  • [21] THE SI(001)/SIO2 INTERFACE
    OURMAZD, A
    FUOSS, PH
    BEVK, J
    MORAR, JF
    APPLIED SURFACE SCIENCE, 1989, 41-2 : 365 - 371
  • [22] DEFECTS AT THE SI/SIO2 INTERFACE OF SIO2 PRECIPITATES IN SILICON
    HOBBS, A
    BARKLIE, RC
    REESON, K
    HEMMENT, PLF
    ZEITSCHRIFT FUR PHYSIKALISCHE CHEMIE NEUE FOLGE, 1987, 151 : 251 - 257
  • [23] Plasma processing and annealing for defect management at SiO2/Si interface
    Nunomura, Shota
    Tsutsumi, Takayoshi
    Sakata, Isao
    Hori, Masaru
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2023, 41 (05):
  • [24] Plasma-induced damage
    Viswanathan, CR
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 65 - 81
  • [25] Si emission from the SiO2/Si interface during the growth of SiO2 in the HfO2/SiO2/Si structure
    Ming, Z
    Nakajima, K
    Suzuki, M
    Kimura, K
    Uematsu, M
    Torii, K
    Kamiyama, S
    Nara, Y
    Yamada, K
    APPLIED PHYSICS LETTERS, 2006, 88 (15)
  • [26] The origination and optimization of Si/SiO2 interface roughness and its effect on CMOS performance
    Chen, YN
    Myricks, R
    Decker, M
    Liu, J
    Higashi, GS
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (05) : 295 - 297
  • [27] SiO2 valence band near the SiO2/Si(111) interface
    Musashi Inst of Technology, Tokyo, Japan
    Appl Surf Sci, (119-122):
  • [28] Vibration of an interface between Si and SiO2 during reduction of SiO2
    Tsukimoto, S
    Sasaki, K
    Hirayama, T
    Saka, H
    PHILOSOPHICAL MAGAZINE LETTERS, 1997, 76 (03) : 173 - 179
  • [29] Vibration of an interface between Si and SiO2 during reduction of SiO2
    Nagoya Univ, Nagoya, Japan
    Philos Mag Lett, 3 (173-179):
  • [30] HIGH-TEMPERATURE DECOMPOSITION OF SIO2 AT THE SI/SIO2 INTERFACE
    RUBLOFF, GW
    TROMP, RM
    VANLOENEN, EJ
    BALK, P
    LEGOUES, FK
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1986, 4 (03): : 1024 - 1025