Power delivery validation methodology and analysis for network processors

被引:5
|
作者
Suryakumar, M [1 ]
Cui, W [1 ]
Parmar, P [1 ]
Carlson, C [1 ]
Fishbein, B [1 ]
Sheth, U [1 ]
Morgan, J [1 ]
机构
[1] Intel Corp, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2004.1319398
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid growth in power consumption has created numerous issues for high performance processors. In addition to the increase in average power, the dynamic power fluctuation (di/dt) injects substantial noise in the processor power delivery network. These transients tend to expose the voltage-sensitive critical paths, and therefore the higher specified product frequency is limited by the lowest voltage transient point. To contain the noise on the voltage rail to within acceptable limits, the common approach is to place decoupling capacitors between the power and ground planes at different stages (Voltage Regulator, Motherboard, Package, Die) to keep the power delivery network impedance to within a certain target. A good understanding of the behavioral model of the capacitors and the dynamic power fluctuation is necessary in order to accurately predict the noise on the processor voltage rail. This paper provides a validation methodology for measuring and analyzing the voltage droops in the power distribution network and discusses the mechanisms that trigger the different voltage droops in the power delivery network.
引用
收藏
页码:589 / 592
页数:4
相关论文
共 50 条
  • [31] Validation of a methodology for fuel management analysis of Laguna Verde nuclear power plant
    François, JL
    Esquivel, JL
    Cortés, C
    Esquivias, J
    del Campo, CM
    ANNALS OF NUCLEAR ENERGY, 2001, 28 (05) : 489 - 501
  • [32] Statistical Validation Methodology of CPU Power Probes
    Mazouz, Abdelhafid
    Pradelle, Benoit
    Jalby, William
    EURO-PAR 2014: PARALLEL PROCESSING WORKSHOPS, PT I, 2014, 8805 : 487 - 498
  • [33] Implementation of Clock Gating Technique and Performing Power Analysis for Processor Engine (ALU) in Network Processors
    Kulkarni, Roopa
    Kulkarni, S. Y.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [34] Efficient Transient Analysis of Power Delivery Network With Clock/Power Gating by Sparse Approximation
    Zhu, Hengliang
    Wang, Yuanzhe
    Liu, Frank
    Li, Xin
    Zeng, Xuan
    Feldmann, Peter
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (03) : 409 - 421
  • [35] Analysis of Power Management Techniques in Multicore Processors
    Nagalakshmi, K.
    Gomathi, N.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY COMPUTATIONS IN ENGINEERING SYSTEMS, ICAIECES 2016, 2017, 517 : 397 - 418
  • [36] A system level exploration platform and methodology for network applications based on configurable processors
    Quinn, D
    Lavigueur, B
    Bois, G
    Aboulhamid, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 364 - 369
  • [37] Scalable On-Chip Network in Power Constrained Manycore Processors
    Kim, Hanjoon
    Kim, Gwangsun
    Kim, John
    2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [38] Modeling and optimization of power distribution network using response surface methodology for power integrity analysis
    Bera, Aprajita
    Mande, Sudhakar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2025, 190
  • [39] A High Level Development, Modeling and Simulation Methodology for Complex Multicore Network Processors
    Antichi, Gianni
    Callegari, Christian
    Di Pietro, Andrea
    Ficara, Domenico
    Giordano, Stefano
    Vitucci, Fabio
    Meneghin, Massimiliano
    Torquati, Massimo
    Vanneschi, Marco
    Coppola, Massimo
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2009, 41 (04): : 5 - +
  • [40] Asynchronous functional coupling for low power sensor network processors
    Shang, Delong
    Shin, Chihoon
    Wang, Ping
    Xia, Fei
    Koelmans, Albert
    Oh, Myeonghoon
    Kim, Seongwoon
    Yakovlev, Alex
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 53 - +