Quadruple voltage mixed quenching and active resetting circuit in 150 nm CMOS for an external SPAD

被引:0
|
作者
Dervic, Alija [1 ]
Goll, Bernhard [1 ]
Zimmermann, Horst [1 ]
机构
[1] Vienna Univ Technol, Inst Electrodynam Mircowave & Circuit Engn, Vienna, Austria
关键词
mixed quenching circuit; active resetting circuit; SPAD; photon counting; CMOS; dead-time controllability;
D O I
10.1109/ddecs50862.2020.9095565
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An integrated quadruple voltage mixed quenching, and active resetting circuit (Q(2)RC) in a 150 nm CMOS process is presented in this paper. The Q(2)RC features an excess-bias voltage of 7.2 V, which is four times the 1.8 V supply voltage. The dead time can be adjusted from 7 ns to 29 ns, which corresponds to the count rate range from 34 Mcps to 142 Mcps. Post-layout simulation results for an external SPAD with an equivalent parasitic capacitance of 4 pF are reported. The achieved quenching time of the Q(2)RC is 1.75 ns, which results in 4.05 GV/s quenching slew rate, while the delay time is 1.1 ns, and the resetting time is 2.55 ns.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Depleted fully monolithic active CMOS pixel sensors (DMAPS) in high resistivity 150 nm technology for LHC
    Hirono, Toko
    Barbero, Marlon
    Barrillon, Pierre
    Bhat, Siddharth
    Breugnon, Patrick
    Caicedo, Ivan
    Chen, Zongde
    Daas, Michael
    Degerli, Yavuz
    Godiot, Stphanie
    Guilloux, Fabrice
    Hemperek, Tomasz
    Huegging, Fabian
    Krueger, Hans
    Pangaud, Patrick
    Rymaszewski, Piotr
    Schwemling, Philippe
    Vandenbroucke, Maxence
    Wang, Tianyang
    Wermes, Norbert
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 924 : 87 - 91
  • [42] Prototype Active Silicon Sensor in 150 nm HR-CMOS technology for ATLAS Inner Detector Upgrade
    Rymaszewski, P.
    Barbero, M.
    Breugnon, P.
    Godiot, S.
    Gonella, L.
    Hemperek, T.
    Hirono, T.
    Huegging, F.
    Krueger, H.
    Liu, J.
    Pangaud, P.
    Peric, I.
    Rozanov, A.
    Wang, A.
    Wermes, N.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [43] Research on Electromagnetic Character of 500/220kV Mixed-voltage Quadruple-circuit Transmission Line
    Liu, Weidong
    Liu, Kun
    Pan, Mingjiu
    Xu, Gang
    2013 12TH INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING (EEEIC 2013), 2013, : 227 - 231
  • [44] Design of CMOS Current Mode and Voltage Mode Winner Take All Circuit on 180nm Technology
    Archana, S.
    Madhavi, B. K.
    Krishna, I. V. Murali
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 1879 - 1882
  • [45] Nanopower CMOS Voltage Reference Circuit with 16 ppm/°C from 0°C to 150°C without Resistors
    Yang, Zhi
    Jiang, Mei
    2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2015, : 424 - 425
  • [46] Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS
    Ker, Ming-Dou
    Wang, Chang-Tzu
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 689 - 696
  • [47] A Junction-Optimized SPAD With 50.6% PeakPDP and 0.64 cps/μm2 DCR at 2 V ExcessBias Voltage in 130 nm CMOS
    Liu, Yang
    Fan, Ruiqi
    Zhao, Yihan
    Hu, Jin
    Ma, Rui
    Zhu, Zhangming
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (03) : 308 - 311
  • [48] A Precision Voltage Reference Circuit with Trimming for 16-bit SAR ADC in 55nm CMOS Technology
    Wang, Hongyi
    Wang, Jingcheng
    Su, Jianbin
    Zhang, Guohe
    Liang, Feng
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 94 - 97
  • [49] 2xVDD-Tolerant ESD Detection Circuit in a 90-nm Low-Voltage CMOS Process
    Yang, Zhaonian
    Zhang, Yue
    Yu, Ningmei
    Liou, Juin J.
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 48 - 51
  • [50] A low-voltage mixed-mode CMOS/SOI integrated circuit for 13.56 MHz RFID applications
    Villard, P
    Bour, C
    Dallard, E
    Lattard, D
    de Pontcharra, J
    Robert, G
    Roux, S
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 163 - 164