The design of highly-parallel image processing systems using nanoelectronic devices

被引:0
|
作者
Fountain, TJ
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As minimum device dimensions are reduced from a few hundred nm to a few nm the number of devices on a single small chip will rise from one million to ten billion. However, as dimensions are reduced below approximately 100 nm, device characteristics will all differ from those of current devices. The anticipated packing density (and performance) of such nanoelectronic devices could be usefully applied in the achievement of highly-parallel, highly-compact, computer systems but, because of the changes anticipated in device characteristics, the designs of such systems need to be reevaluated. This paper describes the re-evaluation of the data-parallel SIMD type of system in the light of a perceived problem concerning the difficulty of conveying signals over long distances on nanoscale wires. To overcome this problem, a novel architecture, the Propagated Instruction Processor, has been developed which incorporates design elements from SIMD arrays, pipelines and systolic architectures. Examples of circuit elements, suitable for incorporation in such an architecture, implemented in QCA components are presented together with the results of simulations which demonstrate the potential packing density and performance of such systems.(1).
引用
收藏
页码:210 / 219
页数:2
相关论文
共 50 条
  • [31] HIGHLY PARALLEL COMPUTER ARCHITECTURE AND ITS APPLICABILITYTO IMAGE PROCESSING.
    FURUYA, TATSUMI
    NISHIDA, KENJI
    FUJII, KENSUKE
    1981, V 45 (N 11-12): : 492 - 515
  • [32] The design and implementation of image parallel processing framework based on Hadoop
    Wang, Shenkuo
    Wu, Shaofei
    Zhang, Huajie
    Xia, Ning
    BASIC & CLINICAL PHARMACOLOGY & TOXICOLOGY, 2020, 126 : 183 - 183
  • [33] A parallel-system design toolset for vision and image processing
    Fleury, M
    Sarvan, N
    Downton, AC
    Clark, AF
    EURO-PAR '98 PARALLEL PROCESSING, 1998, 1470 : 92 - 101
  • [34] Design of Complex Image Processing Systems in ESL
    Schafer, Benjamin Carrion
    Trambadia, Ashish
    Wakabayashi, Kazutoshi
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 800 - +
  • [35] Intelligent Image Processing for Design of Support Systems
    Hulicki, Zbigniew
    2018 41ST INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2018, : 116 - 119
  • [36] Bit Plane Slicing Chip Using Parallel Processing in Image Processing
    Kumar, Adesh
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2024, 47 (03): : 261 - 266
  • [37] EDUCATIONAL-TOOL FOR DESIGN OF PARALLEL PROCESSING SYSTEMS
    DIAB, HB
    TABBARA, HS
    IEE PROCEEDINGS-A-SCIENCE MEASUREMENT AND TECHNOLOGY, 1992, 139 (01): : 1 - 8
  • [38] Parallel processing applied on the electric grounding systems design
    Birchal, Marco Aurelio S.
    Vale, Maria Helena M.
    Visacro, Silverio
    FRONTIERS OF HIGH PERFORMANCE COMPUTING AND NETWORKING - ISPA 2006 WORKSHOPS, PROCEEDINGS, 2006, 4331 : 707 - +
  • [39] Parallel processing circuit of line image using neuristor
    Takemae, T
    Ito, M
    Murase, S
    COMPUTERS & INDUSTRIAL ENGINEERING, 1997, 33 (3-4) : 625 - 628
  • [40] Parallel Processing of Image Segmentation Data Using Hadoop
    Akhtar, M. Nishat
    Saleh, Junita Mohamad
    Grelck, C.
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2018, 10 (01): : 74 - 84