The design of highly-parallel image processing systems using nanoelectronic devices

被引:0
|
作者
Fountain, TJ
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As minimum device dimensions are reduced from a few hundred nm to a few nm the number of devices on a single small chip will rise from one million to ten billion. However, as dimensions are reduced below approximately 100 nm, device characteristics will all differ from those of current devices. The anticipated packing density (and performance) of such nanoelectronic devices could be usefully applied in the achievement of highly-parallel, highly-compact, computer systems but, because of the changes anticipated in device characteristics, the designs of such systems need to be reevaluated. This paper describes the re-evaluation of the data-parallel SIMD type of system in the light of a perceived problem concerning the difficulty of conveying signals over long distances on nanoscale wires. To overcome this problem, a novel architecture, the Propagated Instruction Processor, has been developed which incorporates design elements from SIMD arrays, pipelines and systolic architectures. Examples of circuit elements, suitable for incorporation in such an architecture, implemented in QCA components are presented together with the results of simulations which demonstrate the potential packing density and performance of such systems.(1).
引用
收藏
页码:210 / 219
页数:2
相关论文
共 50 条
  • [21] Design and application of the library PLVIP for parallel image processing
    Rusin, EV
    Proceedings of the Second IASTED International Multi-Conference on Automation, Control, and Information Technology - Software Engineering, 2005, : 143 - 148
  • [22] Design of parallel processing system for facial image retrieval
    Lee, H
    Moon, KA
    Park, JW
    PARALLEL COMPUTATION, 1999, 1557 : 592 - 593
  • [23] Parallel Image Processing using Intel Libraries
    Prusa, Zdenek
    Maly, Jan
    TSP 2009: 32ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING, 2009, : 92 - 95
  • [24] Rigid image Registration using Parallel Processing
    Chakraborty, Sayan
    Chowdhuri, Swati
    Ghosh, Supratim
    Ray, Ruben
    Chatterjee, Souvik
    Dey, Nilanjan
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 237 - 241
  • [25] ArchMDSP: Using DSPs for parallel image processing
    Mucheroni, ML
    Moron, CE
    Saito, JH
    23RD EUROMICRO CONFERENCE - NEW FRONTIERS OF INFORMATION TECHNOLOGY, PROCEEDINGS, 1997, : 584 - 590
  • [26] ORGANIZATION OF PARALLEL MEMORY FOR IMAGE-PROCESSING SYSTEMS
    GOSSEL, M
    REBEL, B
    SOVIET JOURNAL OF COMPUTER AND SYSTEMS SCIENCES, 1988, 26 (05): : 82 - 90
  • [27] PARALLEL ASYNCHRONOUS SYSTEMS AND IMAGE-PROCESSING ALGORITHMS
    COON, DD
    PERERA, AGU
    VISUAL INFORMATION PROCESSING FOR TELEVISION AND TELEROBOTICS, 1989, 3053 : 191 - 201
  • [28] Parallel image processing in heterogeneous computing network systems
    Chalermwat, P
    Alexandridis, N
    PiamsaNga, P
    OConnell, M
    INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, PROCEEDINGS - VOL II, 1996, : 161 - 164
  • [29] Parallel image and video processing on distributed computer systems
    Dobrescu, Radu
    Dobrescu, Matei
    Popescu, Dan
    WSEAS Transactions on Signal Processing, 2010, 6 (03): : 123 - 132
  • [30] Parallel Processing of Images in Mobile Devices using BOINC
    Curiel, Mariela
    Calle, David F.
    Santamaria, Alfredo S.
    Suarez, David F.
    Florez, Leonardo
    OPEN ENGINEERING, 2018, 8 (01): : 87 - 101