A repeater optimization methodology for deep sub-micron, high performance processors

被引:18
|
作者
Li, D
Pua, A
Srivastava, P
Ko, U
机构
关键词
D O I
10.1109/ICCD.1997.628945
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the process technology scales down to deep sub-micron and frequency of a high-performance processor increases beyond 300 MHz, coupling induced signal integrity problems become more severe. Ignoring coupling effects can lead to functional failures or speed degradation. As a result, the traditional approach of repeater insertion driven by propagation delay and slew rate optimization becomes inadequate. In this paper, we propose a design methodology to select optimal repeaters for high-performance processors by considering not only the delay and slew rate, but also crosstalk effects. A Concurrent Decision Diagram (CDD) is further suggested to achieve crosstalk constraints with various trade-offs.
引用
收藏
页码:726 / 731
页数:6
相关论文
共 50 条
  • [1] A scaling scheme and optimization methodology for deep sub-micron interconnect
    Oh, SY
    Rahmat, K
    Nakagawa, OS
    Moll, J
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 320 - 325
  • [2] Performance Analysis of Parallel Adders in Sub-Micron and Deep Sub-Micron Technologies
    Krishna, R. S. S. M. R.
    Mal, Ashis Kumar
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [3] ESD protection methodology for deep sub-micron CMOS
    Bock, K
    Groeseneken, G
    Maes, HE
    MICROELECTRONICS RELIABILITY, 1998, 38 (6-8) : 997 - 1007
  • [4] Synchronizer Performance in Deep Sub-Micron Technology
    Yang, Suwen
    Jones, Ian W.
    Greenstreet, Mark R.
    17TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2011), 2011, : 33 - 42
  • [5] Area optimization in deep sub-micron VLSI design
    Wang, DH
    Yu, Q
    Liu, Y
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 800 - 803
  • [6] A deep sub-micron SRAM cell design and analysis methodology
    Kang, DW
    Kim, YB
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 858 - 861
  • [7] Designing in deep sub-micron
    Katsioulas, Tom
    Electronic Engineering (London), 1994, 66 (814):
  • [8] Deep sub-micron ESD GGNMOS layout design and optimization
    Jun, Shi
    2018 ASIA CONFERENCE ON MECHANICAL ENGINEERING AND AEROSPACE ENGINEERING (MEAE 2018), 2018, 198
  • [9] Device design methodology and reliability strategy for deep sub-micron technology
    Divakaruni, R
    El-Kareh, B
    Tonti, WR
    1997 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 1997, : 147 - 152
  • [10] Jitter in deep sub-micron interconnect
    Jang, JW
    Xu, S
    Burleson, W
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 84 - 89