High-level test compaction techniques

被引:5
|
作者
Ravi, S [1 ]
Lakshminarayana, G
Jha, NK
机构
[1] NEC Corp Ltd, C & C Res Labs, Princeton, NJ 08540 USA
[2] Alphion Corp, Eatontown, NJ 07724 USA
[3] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
基金
美国国家科学基金会;
关键词
D O I
10.1109/TCAD.2002.1013895
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Available register-transfer level (RTL) test generation techniques do not make a concerted effort to reduce the test application time associated with the derived tests. Chip tester memory limitations, increasing tester costs, etc., make it imperative that the issue of generating compact tests at the RTL be addressed and consolidated with the known gains of high-level testing. In this paper, the authors provide a comprehensive framework for generating compact tests for an RTL circuit. They develop a series of techniques that exploit the inherent parallelism available in symbolic test(s) derived for RTL module(s). These techniques enable them to schedule testing of multiple modules in parallel as well as perform test pipelining. In addition, the authors also present design for testability (DFT) techniques for lowering test application time. Using a maximum bipartite matching formulation, they choose a low-overhead set of test enhancements that can achieve compact tests. The authors' techniques can seamlessly plug into any, generic high-level test framework. Their experimental results in the context of one such framework indicate that the proposed methodology achieves an average reduction in test application time of 54.2% for the example circuits.
引用
收藏
页码:827 / 841
页数:15
相关论文
共 50 条
  • [21] High-Level Functional Test Generation for Microprocessor Modules
    Oyeniran, Adeboye Stephen
    Ubar, Raimund
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 356 - 361
  • [22] High-level test synthesis for behavioral and structural designs
    Papachristou, CA
    Baklashov, M
    Lai, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (02): : 167 - 188
  • [23] High-Level Controllability and Observability Analysis for Test Synthesis
    Frank F. Hsu
    Janak H. Patel
    Journal of Electronic Testing, 1998, 13 : 93 - 103
  • [24] ARPIA: A high-level evolutionary test signal generator
    Corno, F
    Cumani, G
    Reorda, MS
    Squillero, G
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2001, 2037 : 298 - 306
  • [25] High-level delay test generation for modular circuits
    Yi, J
    Hayes, JP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (03) : 576 - 590
  • [26] SOME TEST CORRELATES OF HIGH-LEVEL CREATIVITY IN ARCHITECTS
    DUDEK, SZ
    HALL, WB
    JOURNAL OF PERSONALITY ASSESSMENT, 1984, 48 (04) : 351 - 359
  • [27] High-level test synthesis based on controller redefinition
    Fernandez, V
    Sanchez, P
    ELECTRONICS LETTERS, 1997, 33 (19) : 1596 - 1597
  • [28] High-Level Test Synthesis for Behavioral and Structural Designs
    Christos A. Papachristou
    Mikhail Baklashov
    Kowen Lai
    Journal of Electronic Testing, 1998, 13 : 167 - 188
  • [29] Applying behavioural level test generation to high-level design validation
    Gulbins, M
    Straube, B
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 613 - 613
  • [30] A novel improvement technique for high-level test synthesis
    Safari, S
    Esmaeilzadeh, H
    Jahangir, AH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 609 - 612