A novel improvement technique for high-level test synthesis

被引:0
|
作者
Safari, S [1 ]
Esmaeilzadeh, H [1 ]
Jahangir, AH [1 ]
机构
[1] Sharif Univ Technol, CE Dept, Tehran, Iran
关键词
HLS; register allocation; incompatible variables; conflict graph; weighted graph coloring; simulated annealing;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Improving testability during the early stages of High-Level Synthesis (HLS) has several benefits, including reduced test hardware overhead, reduced test costs. reduced design iteration, and significant improved fault coverage. In this paper, we present a novel register allocation method, which is based on weighted graph coloring algorithm, targeting testability improvement for digital circuits. The topics covered in this paper include an overview of HLS and testability parameters, our testability model and experimental results.
引用
收藏
页码:609 / 612
页数:4
相关论文
共 50 条
  • [1] High-level test synthesis: a survey
    Ghosh, I
    Jha, NK
    INTEGRATION-THE VLSI JOURNAL, 1998, 26 (1-2) : 79 - 99
  • [2] Testability improvement during high-level synthesis
    Safari, S
    Esmaeilzadeh, H
    Jahangir, AH
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 505 - 505
  • [3] New method of high-level test synthesis
    College of Computer Science and Technology, Harbin Engineering University, Harbin 150001, China
    不详
    Beijing Youdian Daxue Xuebao, 2009, 1 (34-38):
  • [4] Special issue on high-level test synthesis
    Agrawal, VD
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (02): : 75 - 75
  • [5] High-level test synthesis for behavioral and structural designs
    Papachristou, CA
    Baklashov, M
    Lai, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (02): : 167 - 188
  • [6] High-Level Controllability and Observability Analysis for Test Synthesis
    Frank F. Hsu
    Janak H. Patel
    Journal of Electronic Testing, 1998, 13 : 93 - 103
  • [7] High-level test synthesis based on controller redefinition
    Fernandez, V
    Sanchez, P
    ELECTRONICS LETTERS, 1997, 33 (19) : 1596 - 1597
  • [8] High-Level Test Synthesis for Behavioral and Structural Designs
    Christos A. Papachristou
    Mikhail Baklashov
    Kowen Lai
    Journal of Electronic Testing, 1998, 13 : 167 - 188
  • [9] High-level controllability and observability analysis for test synthesis
    Univ of Illinois, Urbana, United States
    J Electron Test Theory Appl JETTA, 2 (93-103):
  • [10] High-level test synthesis for delay fault testability
    Wang, Sying-Jyan
    Yeh, Tung-Hua
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 45 - 50