A 700-MS/s 6-bit SAR ADC with partially active reference voltage buffer

被引:4
|
作者
Zhao, Long [1 ,2 ]
Li, Bao [1 ,2 ]
Cheng, Yuhua [1 ,2 ]
机构
[1] Peking Univ, Shanghai Res Inst Microelect, 608 Shengxia Rd,Zhangjiang Hitech Pk, Shanghai 201203, Peoples R China
[2] Peking Univ, Sch Elect Engn & Comp Sci, 5 Yiheyuan Rd, Beijing 100871, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 13期
基金
国家高技术研究发展计划(863计划);
关键词
SAR ADC; reference voltage buffer; asynchronous; low power; SINGLE-CHANNEL;
D O I
10.1587/elex.15.20180497
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 700-MS/s 6-bit SAR ADC with a novel on-chip reference voltage buffer in a 40-nm CMOS Low-Leakage (LL) process. The reference voltage buffer is partially active depending on the operation state of the SAR ADC. The large driving current is provided only when the Capacitive Digital-to-Analog Converter (CDAC) is settling. This approach achieves 42% power reduction for the reference voltage buffer, which helps to improve the Figure-of-Merit (FoM) of the total SAR ADC chip. The measurement results show the ADC achieves an SNDR of 35.5 dB at the input frequency of 318.8 MHz. The chip consumes 4.0 mW including the SAR ADC core and the reference voltage buffer, resulting in an FoM of 117.8 fJ/conv.-step.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] A single channel, 6-bit 410-MS/s 3bits/stage asynchronous SAR ADC based on resistive DAC
    Han Xue
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (05)
  • [42] A 6-bit 1.6-GS/s Domino-SAR ADC in 55nm CMOS
    Chung, Yung-Hui
    Rih, Wei-Shu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 216 - 217
  • [43] A 0.95-mW 6-b 700-MS/s Single-Channel Loop-Unrolled SAR ADC in 40-nm CMOS
    Chen, Long
    Ragab, Kareem
    Tang, Xiyuan
    Song, Jeonggoo
    Sanyal, Arindam
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 244 - 248
  • [44] A 6-bit 2 GS/s ADC in 65 nm CMOS
    WANG HaoNan
    WANG Tao
    YAO YuFeng
    WANG Hui
    CHENG YuHua
    ScienceChina(InformationSciences), 2014, 57 (06) : 294 - 298
  • [45] A 10-bit 50-MS/s SAR ADC with Techniques for Relaxing the Requirement on Driving Capability of Reference Voltage Buffers
    Wan, Shao-Hua
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Huang, Chun-Po
    Ren, Goh Jih
    Chiou, Kai-Tzeng
    Ho, Cheng-Hsun
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 293 - 296
  • [46] A 6-bit 2 GS/s ADC in 65 nm CMOS
    Wang HaoNan
    Wang Tao
    Yao YuFeng
    Wang Hui
    Cheng YuHua
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (06) : 1 - 5
  • [47] A 6-bit 4MS/s 26fJ/conversion-step segmented SAR ADC with reduced switching energy for BLE
    Rikan, Behnam Samadpoor
    Abbasizadeh, Hamed
    Cho, Sung-Hun
    Kim, Sang-Yun
    Ali, Imran
    Kim, SungJin
    Lee, DongSoo
    Pu, YoungGun
    Lee, MinJae
    Hwang, KeumCheol
    Yang, Youngoo
    Lee, Kang-Yoon
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (03) : 375 - 383
  • [48] A fully-dynamic 6-bit 3-bit/cycle SAR ADC with a single differential DAC
    Zhuang, Haoyu
    Li, Qiang
    Sun, Nan
    ELECTRONICS LETTERS, 2022, 58 (10) : 385 - 387
  • [49] A 6-bit 2 GS/s ADC in 65 nm CMOS
    HaoNan Wang
    Tao Wang
    YuFeng Yao
    Hui Wang
    YuHua Cheng
    Science China Information Sciences, 2014, 57 : 1 - 5
  • [50] A 10-bit 120-MS/s SAR ADC With Reference Ripple Cancellation Technique
    Shen, Yi
    Tang, Xiyuan
    Shen, Linxiao
    Zhao, Wenda
    Xin, Xin
    Liu, Shubin
    Zhu, Zhangming
    Sathe, Visvesh S.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) : 680 - 692