A 700-MS/s 6-bit SAR ADC with partially active reference voltage buffer

被引:4
|
作者
Zhao, Long [1 ,2 ]
Li, Bao [1 ,2 ]
Cheng, Yuhua [1 ,2 ]
机构
[1] Peking Univ, Shanghai Res Inst Microelect, 608 Shengxia Rd,Zhangjiang Hitech Pk, Shanghai 201203, Peoples R China
[2] Peking Univ, Sch Elect Engn & Comp Sci, 5 Yiheyuan Rd, Beijing 100871, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 13期
基金
国家高技术研究发展计划(863计划);
关键词
SAR ADC; reference voltage buffer; asynchronous; low power; SINGLE-CHANNEL;
D O I
10.1587/elex.15.20180497
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 700-MS/s 6-bit SAR ADC with a novel on-chip reference voltage buffer in a 40-nm CMOS Low-Leakage (LL) process. The reference voltage buffer is partially active depending on the operation state of the SAR ADC. The large driving current is provided only when the Capacitive Digital-to-Analog Converter (CDAC) is settling. This approach achieves 42% power reduction for the reference voltage buffer, which helps to improve the Figure-of-Merit (FoM) of the total SAR ADC chip. The measurement results show the ADC achieves an SNDR of 35.5 dB at the input frequency of 318.8 MHz. The chip consumes 4.0 mW including the SAR ADC core and the reference voltage buffer, resulting in an FoM of 117.8 fJ/conv.-step.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A Low Power 6-bit Flash ADC With Reference Voltage and Common-Mode Calibration
    Chen, Chun-Ying
    Le, Michael Q.
    Kim, Kwang Young
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1041 - 1046
  • [22] A Fast Response Reference Voltage Buffer for 12b 200MS/s SAR ADC
    He, Wenbin
    Ye, Fan
    Ren, Junyan
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 337 - 340
  • [23] An 11-bit 200 MS/s subrange SAR ADC with low-cost integrated reference buffer
    Xiuju He
    Xian Gu
    Weitao Li
    Hanjun Jiang
    Fule Li
    Zhihua Wang
    Journal of Semiconductors, 2017, 38 (10) : 88 - 93
  • [24] An 11-bit 200 MS/s subrange SAR ADC with low-cost integrated reference buffer
    Xiuju He
    Xian Gu
    Weitao Li
    Hanjun Jiang
    Fule Li
    Zhihua Wang
    Journal of Semiconductors, 2017, (10) : 88 - 93
  • [25] A 10-bit 30MS/s Subranging SAR ADC with a Triple Reference Voltage Technique
    Liao, Pao-Hua
    Wu, Wei-Ing
    Hwang, Yuh-Shyan
    2020 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2020), 2021, : 150 - 153
  • [26] A 6-Bit 800MS/s Flash ADC in 0.35μm CMOS
    Ghasemzadeh, Mehdi
    Soltani, Arefeh
    Akbari, Amin
    Hadidi, Khayrollah
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 234 - 238
  • [27] A single channel, 6-bit 410-MS/s asynchronous SAR ADC based on 3bits/stage
    Han, Xue
    Zhao, Nan
    Wei, Qi
    Qiao, Fei
    Yang, Huazhong
    Wang, Hui
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 57 - 60
  • [28] A 12-Bit 50 MS/s Split-CDAC-Based SAR ADC Integrating Input Programmable Gain Amplifier and Reference Voltage Buffer
    Xu, Zhuofan
    Hu, Biao
    Wu, Tianxiang
    Yao, Yuting
    Chen, Yong
    Ren, Junyan
    Ma, Shunli
    ELECTRONICS, 2022, 11 (12)
  • [29] An 11-bit 200MS/s Subrange SAR ADC with Charge-Compensation-Based Reference Buffer
    Wei, Shushu
    Ju, Ying
    Li, Fule
    Wang, Zhihua
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [30] A 300 mV, 6-bit Ultra-Low Power SAR ADC
    Lin, Jie
    Yuan, Jiann-Shiun
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 713 - 715