A New Low-Leakage T-Gate Based 8T SRAM Cell with Improved Write-Ability in 90nm CMOS Technology

被引:0
|
作者
Pasandi, Ghasem [1 ]
Qasemi, Ehsan [1 ]
Fakhraie, Sied Mehdi [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Silicon Intelligence & VLSI Signal Proc Lab, Tehran 14395515, Iran
关键词
POWER CACHE DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper an innovative T-Gate based Static Random Access Memory (SRAM) cell design is proposed which improves write-ability of conventional designs in subthreshold operating region. Write-ability of proposed design is improved by cutting the feedback loop in SRAM cell and omitting the challenging inverters effect during write state by adding a T-Gate. This T-Gate is opaque during write operation and transparent for rest of operations. Due to improved write operation, it is possible to choose minimum size access transistors to remove access transistor sizing conflict of conventional 6T SRAM cell. As a result, read stability will be improved. Added T-Gate in the middle of the cell helps to better transferring both of logic-1 and 0 that leads to having full swing at the internal nodes of SRAM cell. As a result leakage power of proposed cell is improved over the previous design introduced in [1]. Simulation results show that proposed design improves leakage power of single cell by 38% at T=110 degrees C and at VDD=500mV over that design. WNM of proposed design is increased by 188% and 62% over the cell in [1] and conventional 6T SRAM cell, respectively.
引用
收藏
页码:382 / 386
页数:5
相关论文
共 50 条
  • [1] Comparative Study of Low-Leakage SRAM Structures Using 90nm CMOS Technology
    Domingo, Marie Elma B.
    Ostia, Fritzel I.
    Reas, Rosario M.
    Alvarez, Anastacia B.
    Alarcon, Louis P.
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 2352 - 2355
  • [2] A New Sub-300mV 8T SRAM Cell Design in 90nm CMOS
    Pasandi, Ghasem
    Fakhraie, Sied Mehdi
    2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013), 2013, : 39 - 44
  • [3] A novel 90nm 8T SRAM cell with enhanced stability
    Sil, Abhijit
    Ghosh, Soumik
    Bayoumi, Magdy
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 242 - +
  • [4] 8T-SRAM Cell with Improved Read and Write Margins in 65 nm CMOS Technology
    Moradi, Farshad
    Tohidi, Mohammad
    Zeinali, Behzad
    Madsen, Jens K.
    VLSI-SOC: INTERNET OF THINGS FOUNDATIONS, 2015, 464 : 95 - 109
  • [5] Characterization of 6T CMOS SRAM in 90nm Technology for Various Leakage Reduction Techniques
    Chauhan, Ankita
    Chauhan, D. S.
    Sharan, Neha
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [6] Novel Low Power 10T Sram Cell on 90nm CMOS
    Prasad, Govind
    Bhargav, Gande
    Datta, C. Srikar
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 109 - 114
  • [7] A Novel 8T SRAM Cell with Improved Read and Write Margins
    Li, Song
    Lin, Zhiting
    Zhang, Jiubai
    Peng, Yuchun
    Wu, Xiulong
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON APPLIED SCIENCE AND ENGINEERING INNOVATION, 2015, 12 : 679 - 682
  • [8] A Comparative Analysis of 6T, 7T, 8T and 9T SRAM Cells in 90nm Technology
    Premalatha, C.
    Sarika, K.
    Kannan, P. Mahesh
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [9] An 8T TG-DTMOS Based Subthreshold SRAM Cell with Improved Write Ability and Access Times
    Chunn, Ankush
    Agrawal, Akshay
    Naugarhiya, Alok
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [10] Development of Low Power Full-Custom 1 Kb 8T Synchronous SRAM for Wireless Sensor Network in 90nm CMOS Process Technology
    Jacinto, Syre Aires Destiny V.
    Nanoz, Allona Jane M.
    Punzalan, Justine Roy A.
    Malabanan, Francis A.
    Santos, Adonis S.
    Tabing, Jay Nickson T.
    Gevana, Sherryl M.
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 2366 - 2371