On the detection of reset faults in synchronous sequential circuits

被引:4
|
作者
Pomeranz, I
Reddy, SM
机构
关键词
D O I
10.1109/ICVD.1997.568179
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider the problem of testing reset faults in synchronous sequential circuits with reset hardware. The reset hardware is assumed to consist of a reset input connected to all the flip-flops through a reset Line. We propose a fault model that accommodates any routing of the reset line to the flip-flops. This is important since test generation is typically carried out without knowledge of the way in which the reset line is routed. We describe fault simulation procedures for the proposed reset fault model. The procedures use a given test sequence and generate appropriate reset sequences, if needed. It is shown that contrary to the common assumption that reset faults are easily detected by test sequences For other faults in the circuit, some reset faults require special reset sequences and special test sequences. Thus, a complete test sequence must explicitly accommodate reset faults.
引用
收藏
页码:470 / 474
页数:5
相关论文
共 50 条
  • [1] Partial reset for synchronous sequential circuits using almost independent reset signals
    Xiang, D
    Xu, Y
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 82 - 87
  • [2] On removing redundant faults in synchronous sequential circuits
    Lin, XJ
    Pomeranz, I
    Reddy, SM
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 168 - 175
  • [3] Partially detectable faults in synchronous sequential circuits
    Dawoud, DS
    [J]. AFRICON '96 - 1996 IEEE AFRICON : 4TH AFRICON CONFERENCE IN AFRICA, VOLS I & II: ELECTRICAL ENERGY TECHNOLOGY; COMMUNICATION SYSTEMS; HUMAN RESOURCES, 1996, : 795 - 800
  • [4] CLASSIFICATION OF FAULTS IN SYNCHRONOUS SEQUENTIAL-CIRCUITS
    POMERANZ, I
    REDDY, SM
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (09) : 1066 - 1077
  • [5] On finding undetectable and redundant faults in synchronous sequential circuits
    Lin, XJ
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 498 - 503
  • [6] On redundant path delay faults in synchronous sequential circuits
    Tekumalla, RC
    Menon, PR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (03) : 277 - 282
  • [7] On generating tests that avoid the detection of redundant faults in synchronous sequential circuits with full scan
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (04) : 491 - 495
  • [8] MODELING AND TESTING FOR TIMING FAULTS IN SYNCHRONOUS SEQUENTIAL-CIRCUITS
    MALAIYA, YK
    NARAYANASWAMY, R
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1984, 1 (04): : 62 - 74
  • [9] Fault simulation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Idomoto, Y
    Kinoshita, K
    [J]. PROCEEDINGS OF THE TWENTY-SIXTH INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, 1996, : 38 - 43
  • [10] A fault simulation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Idomoto, Y
    Kinoshita, K
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (01) : 38 - 43