A Novel SAD Architecture for Variable Block Size Motion Estimation in HEVC Video Coding

被引:0
|
作者
Nalluri, Purnachand [1 ]
Alves, Luis Nero [1 ]
Navarro, Antonio [1 ]
机构
[1] Inst Telecomunicacoes, P-3810193 Aveiro, Portugal
关键词
Motion Estimation; SAD architecture; HEVC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motion estimation (ME) is one of the critical and most time consuming tasks in video coding. The increase of block size to 64x64 and introduction of asymmetric motion partitioning (AMP) in HEVC makes variable block size motion estimation more complex and therefore requires specific hardware architecture for real time implementation. The ME process includes the calculation of SAD (Sum of Absolute Difference) of two blocks, the current and the reference blocks. The present paper proposes low complexity SAD (Sum of Absolute Difference) architecture for ME of HEVC video encoder, which is able to exploit and optimize parallelism at various levels. The proposed architecture was implemented in FPGA, and compared with other non-parallel SAD architectures. Synthesis results show that the proposed architecture takes fewer resources in FPGA when compared with results from non-parallel architectures and other contributions.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A block motion estimation algorithm for AVS video coding
    Institute of Information Engineering, Xiangtan University, Xiangtan 411105, China
    不详
    Gaojishu Tongxin, 2009, 1 (29-32):
  • [42] A VLSI architecture for advanced video coding motion estimation
    Yap, SY
    McCanny, JV
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2003, : 293 - 301
  • [43] A low complexity variable block size motion estimation algorithm for video telephony communication
    Jiang, Y
    Li, S
    Goto, S
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 465 - 468
  • [44] A fast variable block size motion compensation algorithm for H.264 video coding
    Kuo, CH
    Shen, MY
    Kuo, CCJ
    MULTIMEDIA SYSTEMS AND APPLICATIONS VI, 2003, 5241 : 76 - 87
  • [45] Variable Block Size Motion Estimation Architecture with a Fast Bottom-Up Decision Mode and an Integrated Motion Compensation Targeting the H.264/AVC Video Coding Standard
    Dornelles, Robson S. S.
    Sampaio, Felipe M.
    Agostini, Luciano V.
    SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 186 - 191
  • [46] Adaptive Advanced Video Coding by Variable Window Size & Block Size
    Sayyad, Shafee Vunnisa
    Reddy, V. S. K.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [47] Variable Block Size Motion Estimation Implementation on Compute Unified Device Architecture (CUDA)
    Lee, Dong-Kyu
    Oh, Seoung-Jun
    2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 633 - 634
  • [48] An algorithm and its architecture for half-pixel variable block size motion estimation
    Fatemi, Mohammad Reza Hosseiny
    Salleh, Rosli
    Ates, Hasan F.
    ICT-MICC: 2007 IEEE INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND MALAYSIA INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 682 - +
  • [49] An efficient VLSI architecture for H.264 variable block size motion estimation
    Ou, CM
    Le, CF
    Hwang, WJ
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (04) : 1291 - 1299
  • [50] High Speed Architecture for Variable Block Size Motion Estimation in H.264
    Jayakrishnan, P.
    Niyas, R. Mohamed
    Maillikarjun, Kittur Harish
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 131 - 134