A Novel SAD Architecture for Variable Block Size Motion Estimation in HEVC Video Coding

被引:0
|
作者
Nalluri, Purnachand [1 ]
Alves, Luis Nero [1 ]
Navarro, Antonio [1 ]
机构
[1] Inst Telecomunicacoes, P-3810193 Aveiro, Portugal
关键词
Motion Estimation; SAD architecture; HEVC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motion estimation (ME) is one of the critical and most time consuming tasks in video coding. The increase of block size to 64x64 and introduction of asymmetric motion partitioning (AMP) in HEVC makes variable block size motion estimation more complex and therefore requires specific hardware architecture for real time implementation. The ME process includes the calculation of SAD (Sum of Absolute Difference) of two blocks, the current and the reference blocks. The present paper proposes low complexity SAD (Sum of Absolute Difference) architecture for ME of HEVC video encoder, which is able to exploit and optimize parallelism at various levels. The proposed architecture was implemented in FPGA, and compared with other non-parallel SAD architectures. Synthesis results show that the proposed architecture takes fewer resources in FPGA when compared with results from non-parallel architectures and other contributions.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] DISTRIBUTED SOFT VIDEO BROADCAST WITH VARIABLE BLOCK SIZE MOTION ESTIMATION
    Zhang, Ailing
    Fan, Xiaopeng
    Xiong, Ruiqin
    Zhao, Debin
    2013 IEEE INTERNATIONAL CONFERENCE ON VISUAL COMMUNICATIONS AND IMAGE PROCESSING (IEEE VCIP 2013), 2013,
  • [22] Architecture for multiple reference frame variable block size motion estimation
    Warrington, Stephen
    Sudharsanan, Subramania
    Chan, Wai-Yip
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2894 - 2897
  • [23] VLSI architecture for variable block size motion estimation with luminance correction
    Kuhn, PM
    Stechele, W
    ADVANCED SIGNAL PROCESSING: ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS VII, 1997, 3162 : 497 - 508
  • [24] A coarse grained reconfigurable architecture for variable block size motion estimation
    Venna, Ruchika
    Akoglu, Ali
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 81 - 88
  • [25] VLSI Architecture of High Speed SAD for High Efficiency Video Coding (HEVC) Encoder
    Joshi, Amit M.
    Ansari, Mohd. Samar
    Sahu, Chitrakant
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [26] Hardware-Efficient Propagate Partial SAD Architecture for Variable Block Size Motion Estimation in H.264/AVC
    Liu, Zhenyu
    Huang, Yiqing
    Song, Yang
    Goto, Satoshi
    Ikenaga, Takeshi
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 160 - 163
  • [27] Variable size block motion estimation
    Sheckler, D
    Ozturk, Y
    Abut, H
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 870 - 874
  • [28] Predictive Search Range and Block size in Block Matching Motion Estimation Algorithms in Video Coding
    Satyanarayana, S. K.
    Kavya, M.
    Reddy, V. S. K.
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 310 - 314
  • [29] Variable size block matching motion compensation for object-based video coding
    Packwood, RA
    Steliaros, MK
    Martin, GR
    SIXTH INTERNATIONAL CONFERENCE ON IMAGE PROCESSING AND ITS APPLICATIONS, VOL 1, 1997, (443): : 56 - 60
  • [30] Variable block sized motion segmentation for video coding
    Silveira, M
    Piedade, M
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1293 - 1296