A Novel SAD Architecture for Variable Block Size Motion Estimation in HEVC Video Coding

被引:0
|
作者
Nalluri, Purnachand [1 ]
Alves, Luis Nero [1 ]
Navarro, Antonio [1 ]
机构
[1] Inst Telecomunicacoes, P-3810193 Aveiro, Portugal
关键词
Motion Estimation; SAD architecture; HEVC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motion estimation (ME) is one of the critical and most time consuming tasks in video coding. The increase of block size to 64x64 and introduction of asymmetric motion partitioning (AMP) in HEVC makes variable block size motion estimation more complex and therefore requires specific hardware architecture for real time implementation. The ME process includes the calculation of SAD (Sum of Absolute Difference) of two blocks, the current and the reference blocks. The present paper proposes low complexity SAD (Sum of Absolute Difference) architecture for ME of HEVC video encoder, which is able to exploit and optimize parallelism at various levels. The proposed architecture was implemented in FPGA, and compared with other non-parallel SAD architectures. Synthesis results show that the proposed architecture takes fewer resources in FPGA when compared with results from non-parallel architectures and other contributions.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A new architecture for h.264 variable block size motion estimation
    Yang, Chunlei
    Luo, Rong
    Yang, Huazhong
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 132 - +
  • [32] A High-Performance VLSI Architecture for Variable Block Size Motion Estimation
    Chi, Hsin-Chou
    Liu, Han-Sheng
    Tseng, Hsi-Che
    2014 IEEE 3RD GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2014, : 123 - 124
  • [33] Systolic array based architecture for variable block-size motion estimation
    Lu, Liang
    McCanny, John V.
    Sezer, Sakir
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 160 - +
  • [34] Scalable high-throughput variable block size motion estimation architecture
    Warrington, Stephen
    Chan, Wai-Yip
    Sudharsanan, Subramania
    MICROPROCESSORS AND MICROSYSTEMS, 2009, 33 (04) : 319 - 325
  • [35] VLSI Architecture of Block Matching Algorithms for Motion Estimation in High Efficiency Video Coding
    Joshi, Amit M.
    Bramha, Alongbar
    WIRELESS PERSONAL COMMUNICATIONS, 2020, 112 (02) : 907 - 922
  • [36] VLSI Architecture of Block Matching Algorithms for Motion Estimation in High Efficiency Video Coding
    Amit M. Joshi
    Alongbar Bramha
    Wireless Personal Communications, 2020, 112 : 907 - 922
  • [37] Novel skip motion estimation for efficient inter coding in HEVC
    Lee, Jin Young
    MULTIMEDIA TOOLS AND APPLICATIONS, 2021, 80 (03) : 4493 - 4505
  • [38] Novel skip motion estimation for efficient inter coding in HEVC
    Jin Young Lee
    Multimedia Tools and Applications, 2021, 80 : 4493 - 4505
  • [39] Classified variable-block-size motion estimation algorithm for image sequence coding
    Huang, SY
    Wang, JS
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 1996, 7 (01) : 41 - 47
  • [40] Edge oriented block motion estimation for video coding
    Chan, YL
    Siu, WC
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 1997, 144 (03): : 136 - 144