A Novel SAD Architecture for Variable Block Size Motion Estimation in HEVC Video Coding

被引:0
|
作者
Nalluri, Purnachand [1 ]
Alves, Luis Nero [1 ]
Navarro, Antonio [1 ]
机构
[1] Inst Telecomunicacoes, P-3810193 Aveiro, Portugal
关键词
Motion Estimation; SAD architecture; HEVC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motion estimation (ME) is one of the critical and most time consuming tasks in video coding. The increase of block size to 64x64 and introduction of asymmetric motion partitioning (AMP) in HEVC makes variable block size motion estimation more complex and therefore requires specific hardware architecture for real time implementation. The ME process includes the calculation of SAD (Sum of Absolute Difference) of two blocks, the current and the reference blocks. The present paper proposes low complexity SAD (Sum of Absolute Difference) architecture for ME of HEVC video encoder, which is able to exploit and optimize parallelism at various levels. The proposed architecture was implemented in FPGA, and compared with other non-parallel SAD architectures. Synthesis results show that the proposed architecture takes fewer resources in FPGA when compared with results from non-parallel architectures and other contributions.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] HIGH SPEED SAD ARCHITECTURES FOR VARIABLE BLOCK SIZE MOTION ESTIMATION IN HEVC VIDEO CODING
    Nalluri, Purnachand
    Alves, Luis Nero
    Navarro, Antonio
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 1233 - 1237
  • [2] A SAD Architecture for Variable Block Size Motion Estimation in H.264 Video Coding
    Santosh, Chukka
    Rajabai, Prayline C.
    Sivanantham, S.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [3] High Speed SAD Architecture for Variable Block Size Motion Estimation in HEVC Encoder
    Vu Nam Dinh
    Hoang Anh Phuong
    Duong Viet Duc
    Phung Thi Kieu Ha
    Pham Van Tien
    Nguyen Vu Thang
    2016 IEEE SIXTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2016, : 195 - 198
  • [4] A VLSI architecture for variable block size video motion estimation
    Yap, SY
    McCanny, JV
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07) : 384 - 389
  • [5] VLSI Architecture of Full-Search Variable-Block-Size Motion Estimation for HEVC Video Encoding
    Vayalil, Niras Cheeckottu
    Kong, Yinan
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 543 - 548
  • [6] A novel SAD computing hardware architecture for variable-size block motion estimation and its implementation with FPGA
    Cao, W
    Gang, MZ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 950 - 953
  • [7] Hardware implementation and validation of the fast variable block size motion estimation architecture for HEVC Standard
    Hassen Loukil
    Abdulilah Mohammad Mayet
    Multimedia Tools and Applications, 2023, 82 : 46331 - 46349
  • [8] Hardware implementation and validation of the fast variable block size motion estimation architecture for HEVC Standard
    Loukil, Hassen
    Mayet, Abdulilah Mohammad
    MULTIMEDIA TOOLS AND APPLICATIONS, 2023, 82 (30) : 46331 - 46349
  • [9] Fast Motion Estimation for HEVC Video Coding
    Khemiri, Randa
    Bahri, Nejmeddine
    Belghith, Fatma
    Sayadi, Fatma Ezahra
    Atri, Mohamed
    Masmoudi, Nouri
    2016 SECOND INTERNATIONAL IMAGE PROCESSING, APPLICATIONS AND SYSTEMS (IPAS), 2016,
  • [10] A Highly Parallel SAD Architecture for Motion Estimation in HEVC Encoder
    Medhat, Ahmed
    Shalaby, Ahmed
    Sayed, Mohammed S.
    Elsabrouty, Maha
    Mehdipour, Farhad
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 280 - 283