Device characteristics of MOSFETs with self-aligned punch-through stopper structure

被引:0
|
作者
Umeda, K
Hisamoto, D
Nagai, R
Kimura, S
机构
[1] Central Research Laboratory, Hitachi, Ltd., Kokubunji
[2] Central Research Laboratory, Hitachi
关键词
deep submicron MOSFET; self-aligned punch-through stopper; high energy ion implantation; gradual impurity profile; reverse short-channel effect;
D O I
10.1002/ecjb.4420790911
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Self-aligned punch-through stopper (SPS) MOSFETs are made using high energy ion implantation; punch-through stopper (PTS) layers are formed after gate electrode delineation. The SPS structure features: 1) a retrograded PTS layer with a gradually increasing impurity profile; and 2) a relatively lower impurity concentration around the source and drain region. These characteristics of the PTS structure permit both junction capacitance reduction and adjustment of threshold voltage (V-th) (specifically, a reduced V-th and suppressed reverse short-channel effect) and improved current drivability, short-channel characteristics, and hot-carrier immunity. The proposed structure is also effective in reducing process steps because only one implantation is needed to adjust the profile.
引用
收藏
页码:95 / 102
页数:8
相关论文
共 50 条
  • [11] Self-aligned Technology Applied to Planar Power MOSFETs
    M. A. Korolev
    A. V. Shvets
    R. D. Tikhonov
    Russian Microelectronics, 2003, 32 (1) : 11 - 13
  • [12] Blocking characteristics of diamond junctions with a punch-through design
    Hiraiwa, Atsushi
    Kawarada, Hiroshi
    JOURNAL OF APPLIED PHYSICS, 2015, 117 (12)
  • [13] A novel self-aligned etch-stopper structure with lower photo leakage for AMLCD and sensor applications
    Liang, Chung-Yu
    Gan, Feng-Yuan
    Liu, Po-Tsun
    Yeh, F. S.
    Chen, Stephen Hsin-Li
    Chang, Ting-Chang
    IEEE ELECTRON DEVICE LETTERS, 2006, 27 (12) : 978 - 980
  • [14] Reliability Comparison on Self-Aligned Via and Punch-Through Via Etch Methods of Hard-Mask Based Cu/Ultra Low-K Interconnects
    Zhou, Jie
    Gan, Zhenghao
    Hu, Minda
    Bai, Fanfei
    Zhou, Lei
    PROCEEDINGS OF THE 2013 20TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2013), 2013, : 221 - 223
  • [15] SELF-ALIGNED ALUMINUM GATE MOSFETS FABRICATED BY LASER ANNEAL
    IWAMATSU, S
    OGAWA, M
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1981, 128 (02) : 384 - 385
  • [16] III-V MOSFETs with a New Self-Aligned Contact
    Zhang, Xingui
    Guo, Huaxin
    Ko, Chih-Hsin
    Wann, Clement H.
    Cheng, Chao-Ching
    Lin, Hau-Yu
    Chin, Hock-Chun
    Gong, Xiao
    Lim, Phyllis Shi Ya
    Luo, Guang-Li
    Chang, Chun-Yen
    Chien, Chao-Hsin
    Han, Zong-You
    Huang, Shih-Chiang
    Yeo, Yee-Chia
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 233 - +
  • [17] Short-channel characteristics of self-aligned Π-shaped source/drain ultrathin SOI MOSFETs
    Lin, Jyi-Tsong
    Eng, Yi-Chuen
    Huang, Hau-Yuan
    Kang, Shiang-Shi
    Lin, Po-Hsieh
    Kao, Kung-Kai
    Lin, Jeng-Da
    Seng, Yi-Ming T.
    Tsai, Ying-Chieh
    Tseng, Hung-Jen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1480 - 1486
  • [18] CHARACTERISTICS OF MOS FIELD-EFFECT TRANSISTOR AT PUNCH-THROUGH
    MURAMOTO, S
    MIYAHARA, N
    SUNOHARA, Y
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (09): : 64 - 70
  • [19] PUNCH-THROUGH CHARACTERISTICS OF AVALANCHE PHOTODIODES UNDER THE GEIGER MODE
    Guo, Jianping
    Liao, Changjun
    Wei, Zhengjun
    Wang, Jindong
    MODERN PHYSICS LETTERS B, 2010, 24 (03): : 357 - 362
  • [20] USE OF PUNCH-THROUGH DIODES IN SELF-OSCILLATING MIXERS
    VANOVERSCHELDE, A
    SALMER, G
    RAMAUT, J
    MEIGNANT, D
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 1975, 8 (09) : 1108 - 1114