Measurements of gate-oxide interface roughness in strained-Si virtual substrate SiGe/Si MOSFET device structures

被引:0
|
作者
Norris, DJ
Cullis, AG
Olsen, SH
O'Neill, AG
Zhang, J
机构
[1] Univ Sheffield, Dept Elect & Elect Engn, Sheffield S1 3JD, S Yorkshire, England
[2] Univ Newcastle Upon Tyne, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
[3] Univ London Imperial Coll Sci Technol & Med, Ctr Elect Mat & Devices, Dept Phys, London SW7 2BW, England
关键词
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A series of SiGe/Si virtual substrate based n-channel Si MOSFETs have been analysed using transmission electron microscopy (TEM). The focal point of this work is to investigate the effect of gate oxidation upon an undulating virtual substrate surface. We find that cross-sectional TEM images of devices processed on such a wafer show a significant difference in the amplitude of gate-oxide interface roughness at the sloping edges of substrate surface. Moreover, such nanoscale roughening correlates to the variable vicinal nature of the undulating SiGe substrate surface. Methods for quantitative measurement of the roughness are presented.
引用
收藏
页码:389 / 392
页数:4
相关论文
共 50 条
  • [31] The analog/RF performance of a strained-Si graded-channel dual-material double-gate MOSFET with interface charges
    Subba Rao Suddapalli
    Bheema Rao Nistala
    Journal of Computational Electronics, 2021, 20 : 492 - 502
  • [32] The analog/RF performance of a strained-Si graded-channel dual-material double-gate MOSFET with interface charges
    Suddapalli, Subba Rao
    Nistala, Bheema Rao
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (01) : 492 - 502
  • [33] Evidence of Correlation between Surface Roughness and Interface States Generation in Unstrained and Strained-Si MOSFETs
    Zhao, Yi
    Takenaka, Mitsuru
    Takagi, Shinichi
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 77 - 78
  • [34] A comparative analysis of thermal gate. oxide on strained Si/relaxed SiGe layer for reliability prediction of strained Si MOSFETs
    Lee, SG
    Kim, YP
    Lee, HL
    Jin, BJ
    Lee, JW
    Shin, YG
    Choi, S
    Chung, UI
    Moon, JT
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2005, 8 (1-3) : 215 - 218
  • [35] Impact of SiN on performance in novel complementary metal-oxide-semiconductor architecture using substrate strained-SiGe and mechanical strained-Si technology
    Lin, Chung Hsiung
    Wu, San Lein
    Wu, Chung Yi
    Kang, Ting Kuo
    Huang, Kuang Chih
    Chang, Shoou Jinn
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (5A): : 2882 - 2886
  • [36] Vacancy-type defects in strained-Si layers deposited on SiGe/Si structures probed by using monoenergetic positron beams
    Uedono, A
    Hattori, N
    Naruoka, H
    Ishibashi, S
    Suzuki, R
    Ohdaira, T
    JOURNAL OF APPLIED PHYSICS, 2005, 97 (02)
  • [37] Analog/RF Performance of Graded Channel Gate Stack Triple Material Double Gate Strained-Si MOSFET with Fixed Charges
    Suddapalli, Subba Rao
    Nistala, Bheema Rao
    SILICON, 2022, 14 (06) : 2741 - 2756
  • [38] Analog/RF Performance of Graded Channel Gate Stack Triple Material Double Gate Strained-Si MOSFET with Fixed Charges
    Subba Rao Suddapalli
    Bheema Rao Nistala
    Silicon, 2022, 14 : 2741 - 2756
  • [39] Optimized measurement of strained Si thickness and SiGe virtual substrate composition by spectroscopic ellipsometry
    Vineis, C. J.
    Erdtmann, M.
    Leitz, C. W.
    THIN SOLID FILMS, 2006, 513 (1-2) : 78 - 83
  • [40] Strain relaxation of strained-Si layers on SiGe-on-insulator (SGOI) structures after mesa isolation
    Usuda, K
    Mizuno, T
    Tezuka, T
    Sugiyama, N
    Moriyama, Y
    Nakaharai, S
    Takagi, S
    APPLIED SURFACE SCIENCE, 2004, 224 (1-4) : 113 - 116