CMOS EIGHT-TRANSISTOR MEMORY CELL FOR LOW-DYNAMIC-POWER HIGH-SPEED EMBEDDED SRAM

被引:1
|
作者
Abdel-Hafeez, Saleh M. [1 ]
Matalkah, Anas S. [1 ]
机构
[1] Jordan Univ Sci & Technol, Dept Comp Engn, Irbid 22110, Jordan
关键词
Embedded SRAM; 8T-Cell; 6T-Cell; 0.18 mu m; low voltage power supply; self-timing; graphics hardware; low dynamic power;
D O I
10.1142/S0218126608004599
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Embedded SRAM design with high noise margin between read and write, low power, low supply voltages, and high speed become essential features in VLSI embedded applications. The complete embedded SRAM design of self-timing synchronization is proposed based on the CMOS eight-transistor (8T-Cell) memory cell circuit. The cell is based on the traditional six-transistor (6T-Cell) cross-coupled invertors with the addition of two NMOS transistors for separate read buffer circuit. The read buffer structure is based on pre-charging the read bit-line during the low value of read clock and evaluating the read bit-line during the high value of read clock, thereby maintaining one active line per column and eliminating the use of traditional sense amplifier with all its synchronization schemes. The simulation results show that the embedded SRAM of size 128-bit x 128-bit is operating at a maximum frequency of 200 MHz for Write and Read clock cycles with 1.62V power supply, and measures a total average power consumption of 22.60mW. All simulation results were conducted on 0.18 mu m TSMC single poly and three layers of metals measuring a cell area of 2.2 x 3.0 mu m(2). The circuit is not meant to replace the SRAM with 6T-Cell transistor structure; however, it is attractive for applications related to high density with automation road-map design, such as graphic and network processor chips. In these applications, memory sizes are introduced in many different irregular geometries and uses all over the chip with storage sizes less than 20 k-bit, in addition, it is susceptible to large substrate noise as well as large coupling wire routing.
引用
收藏
页码:845 / 863
页数:19
相关论文
共 50 条
  • [1] Novel Eight-Transistor SRAM cell for write power reduction
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (16): : 1175 - 1181
  • [2] A low-power high-speed 1-mb CMOS SRAM
    Tan, SH
    Loh, PY
    Sulaiman, MS
    [J]. DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 281 - +
  • [3] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28
  • [4] Low voltage high-speed CMOS square-law composite transistor cell
    Hwang, C
    Hyogo, A
    Kim, HS
    Ismail, M
    Sekine, K
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (03) : 347 - 349
  • [5] Low voltage high-speed CMOS square-law composite transistor cell
    Hwang, CK
    Hyogo, A
    Kim, HS
    Ismail, M
    Sekine, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 378 - 379
  • [6] Low Voltage High-Speed CMOS Square-Law Composite Transistor Cell
    Changku Hwang
    Akira Hyogo
    Hong-sun Kim
    Mohammed Ismail
    Keitaro Sekine
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 25 : 347 - 350
  • [7] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    [J]. PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +
  • [8] Underlap Engineered Eight-Transistor SRAM Cell for Stronger Data Stability Enhanced Write Ability and Suppressed Leakage Power Consumption
    Salahuddin, Shairfe Muhammad
    Kursun, Volkan
    [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 25 - 28
  • [9] LOW-POWER HIGH-SPEED TRANSISTOR PROTOTYPE
    不详
    [J]. TELECOMMUNICATION JOURNAL, 1989, 56 (05): : 296 - 297
  • [10] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11