A low-power high-speed hybrid CMOS full adder for embedded system

被引:0
|
作者
Tung, Chiou-Kou [1 ]
Hung, Yu-Cherng [1 ]
Shieh, Shao-Hui [1 ]
Huang, Guo-Shing [1 ]
机构
[1] Natl Chin Yi Univ Technol, Dept Elect Engn, Taichung, Taiwan
关键词
XOR; full adder; CMOS; pass transistor logic;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a low-power high-speed CMOS full adder core is proposed for embedded system. Based on a new three-input exclusive OR (3-XOR) design, the new hybrid full adder is composed of pass-transistor logic and static CMOS logic. The main design objectives for the full adder core are providing not only low power and high speed but also with driving capability. Using TSMC CMOS 0.35-mu m technology, the characteristics of the experimental circuit compared with prior literature show that the new adder improves 1.8% to 35.6% in power consumption, 11.7% to 41.2% in time delay of Co, and 13.7% to 91.4% in power-delay product of Co. The circuit is proven to have the minimum power consumption and the fastest response of carry out signal among the adders selected for comparison. Due to the low-power and high-speed properties, both the new exclusive OR circuit and the new full adder can be efficiently integrated in a system-on-a-chip (SoC) or an embedded system.
引用
收藏
页码:199 / +
页数:2
相关论文
共 50 条
  • [1] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [2] A Survey on Different Modules of Low-Power High-Speed Hybrid Full Adder Circuits
    Saraswat, Vivek
    Kumar, Ankur
    Pal, Pratosh Kumar
    Nagaria, R. K.
    [J]. 2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 323 - 328
  • [3] A high-speed hybrid Full Adder with low power consumption
    Hemmati, Kamran Delfan
    Fallahpour, Mojtaba Behzad
    Golmakani, Abbas
    Hemmati, Kamyar Delfan
    [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (24): : 1900 - 1905
  • [4] Low-power high-speed full adder for portable electronic applications
    Tung, C. -K.
    Shieh, S. -H.
    Cheng, C. -H.
    [J]. ELECTRONICS LETTERS, 2013, 49 (17) : 1063 - 1064
  • [5] Ultra Low-Power High-Speed Single-Bit Hybrid Full Adder Circuit
    Kumar, Manoj
    Baghel, R. K.
    [J]. 2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [6] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    [J]. 2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [7] A 16-bit High-Speed Low-Power Hybrid Adder
    Hussein, Assem
    Gaudet, Vincent
    Mostafa, Hassan
    Elmasry, Mohamed
    [J]. 2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 313 - 316
  • [8] A 10-transistor low-power high-speed full adder cell
    Mahmoud, HA
    Bayoumi, MA
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 43 - 46
  • [9] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [10] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352