Fabrication and characterization of silicon nanowire p-i-n MOS gated diode for use as p-type tunnel FET

被引:16
|
作者
Brouzet, V. [1 ,2 ,3 ]
Salem, B. [1 ,2 ]
Periwal, P. [1 ,2 ]
Rosaz, G. [1 ,2 ]
Baron, T. [1 ,2 ]
Bassani, F. [1 ,2 ]
Gentile, P. [4 ,5 ]
Ghibaudo, G. [3 ]
机构
[1] Univ Grenoble Alpes, LTM, F-38000 Grenoble, France
[2] CNRS, LTM, F-38000 Grenoble, France
[3] Univ Grenoble Alpes, MINATEC INPG, IMEP LAHC, F-38016 Grenoble, France
[4] Univ Grenoble Alpes, INAC SiNaPS SP2M, F-38000 Grenoble, France
[5] CEA, INAC SiNaPS SP2M, F-38000 Grenoble, France
来源
关键词
FIELD-EFFECT TRANSISTORS; ELECTRICAL CHARACTERISTICS; IMPACT;
D O I
10.1007/s00339-015-9507-3
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, we present the fabrication and electrical characterization of a MOS gated diode based on axially doped silicon nanowire (NW) p-i-n junctions. These nanowires are grown by chemical vapour deposition (CVD) using the vapour-liquid-solid (VLS) mechanism. NWs have a length of about with of doped regions (p-type and n-type) and of intrinsic region. The gate stack is composed of 15 nm of hafnium dioxide (), 80 nm of nickel and 120 nm of aluminium. At room temperature, , and an ratio of about with a very low current has been obtained. Electrical measurements are carried out between 90 and 390 K, and we show that the I (on) current is less temperature dependent below 250 K. We also observe that the ON current is increasing between 250 and 390 K. These transfer characteristics at low and high temperature confirm the tunnelling transport mechanisms in our devices.
引用
收藏
页码:1285 / 1290
页数:6
相关论文
共 50 条
  • [31] DUOBINARY TRANSMISSION WITH P-I-N FET OPTICAL RECEIVERS
    OMAHONY, MJ
    ELECTRONICS LETTERS, 1980, 16 (19) : 752 - 753
  • [32] SILICON p-i-n PHOTODIODES.
    Todokoro, Yoshihiro
    Iwasa, Hitoo
    National Technical Report (Matsushita Electric Industry Company), 1976, 22 (01): : 19 - 28
  • [33] A P-I-N THERMO-PHOTOVOLTAIC DIODE
    KIM, CW
    SCHWARTZ, RJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1969, ED16 (07) : 657 - &
  • [34] TRAPATT OSCILLATIONS IN A P-I-N AVALANCHE DIODE
    PARKER, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1971, ED18 (05) : 281 - +
  • [35] P-I-N junction in Silicon Nanowires
    Foo, K. L.
    Rusli
    Yu, M. B.
    Singh, N.
    Buddharaju, K. D.
    Sun, Y. S.
    Chan, L.
    Ng, C. M.
    2008 2ND IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1-3, 2008, : 1137 - +
  • [36] Pseudo p-i-n Avalanche Diode Clamp
    Vashchenko, V. A.
    Shibkov, A. A.
    2014 36TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2014,
  • [37] P-I-N DIODE DETECTORS FOR ASTRONOMICAL PHOTOMETRY
    FISHER, R
    APPLIED OPTICS, 1968, 7 (06): : 1079 - &
  • [38] InGaAs/GaAs photorefractive p-i-n diode
    Iwamoto, S
    Taketomi, S
    Suzuki, K
    Nishioka, M
    Someya, T
    Arakawa, Y
    Shimura, T
    Kuroda, K
    LEOS 2000 - IEEE ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS. 1 & 2, 2000, : 824 - 825
  • [39] Fabrication, Characterization, and Analysis of Ge/GeSn Heterojunction p-Type Tunnel Transistors
    Schulte-Braucks, Christian
    Pandey, Rahul
    Sajjad, Redwan Noor
    Barth, Mike
    Ghosh, Ram Krishna
    Grisafe, Ben
    Sharma, Pankaj
    von den Driesch, Nils
    Vohra, Anurag
    Rayner, Gilbert Bruce, Jr.
    Loo, Roger
    Mantl, Siegfried
    Buca, Dan
    Yeh, Chih-Chieh
    Wu, Cheng-Hsien
    Tsai, Wilman
    Antoniadis, Dimitri A.
    Datta, Suman
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 4354 - 4362
  • [40] Characterization of Polycrystalline Silicon Substrates (p-Type) of Photovoltaic Use
    Lounis, A.
    Lenouar, K.
    Gritly, Y.
    Abbad, B.
    Boumaour, M.
    ASIAN JOURNAL OF CHEMISTRY, 2009, 21 (03) : 2149 - 2162