A methodology for converting polygon-based standards cells from bulk CMOS to SOI CMOS

被引:0
|
作者
Wu, KY
Chan, PCH
机构
[1] Department of Electrical and Electronic Engineering, The Hong Kong University of Science and Technology, Clear Water Bay
关键词
D O I
10.1080/002072197135300
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A methodology has been developed to convert polygon-based full-custom bulk CMOS cells to SOI/CMOS. This methodology is implemented using the Cadence Design Systems Virtuoso environment. The methodology is demonstrated by converting the orbit scalable CMOSN standard cells. The results are quite good for small cells. However, for complex and highly optimized cell this methodology may lead to a slight increase in the cell area. This methodology can also be applied to further reduce the cell area if the SOI/CMOS cells are redesigned to take advantage of the low-power and high-performance capability of SOI/CMOS. This paper presents the detailed heuristics of the methodology.
引用
收藏
页码:473 / 491
页数:19
相关论文
共 50 条
  • [21] COMPARISON OF SOI VERSUS BULK PERFORMANCE OF CMOS MICROPOWER SINGLE-STAGE OTAS
    FLANDRE, D
    EGGERMONT, JP
    DECEUSTER, D
    JESPERS, P
    ELECTRONICS LETTERS, 1994, 30 (23) : 1933 - 1934
  • [22] High LET single event upset cross sections for bulk and SOI CMOS SRAMs
    McDaniel, FD
    Doyle, BL
    Vizkelethy, G
    Dodd, PE
    Rossi, P
    APPLICATION OF ACCELERATORS IN RESEARCH AND INDUSTRY, 2003, 680 : 355 - 358
  • [23] Converting a SRAM from bulk Si to partially depleted SOI
    Wood, M
    Smith, G
    Pennings, J
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 227 - 230
  • [24] Improved Characterization Methodology of Gate-Bulk Leakage and Capacitance for Ultrathin Oxide Partially Depleted SOI Floating-Body CMOS
    Chen, David C.
    Lee, Ryan
    Liu, Yuan-Chang
    Lin, Guan-Shyan
    Tang, Mao-Chyuan
    Wang, Meng-Fan
    Yeh, Chune-Sin
    Chien, Shan-Chieh
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2012, 25 (02) : 155 - 161
  • [25] Total dose radiation effects of hybrid bulk/SOI CMOS active pixel with buried channel SOI source follower
    Yang, Xiao-liang
    Wang, Ying
    Du, Bin
    Yu, Cheng-hao
    MICROELECTRONICS JOURNAL, 2014, 45 (04) : 477 - 481
  • [26] Impact of heavy ion irradiation on CMOS current mirrors based on SOI and bulk Si substrates: mismatch and output impedance
    Wu, Weikang
    An, Xia
    Tan, Fei
    Chen, Yehua
    Liu, Jingjing
    Zhang, Yao
    Zhang, Xing
    Shen, Dongjun
    Guo, Gang
    Huang, Ru
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (11)
  • [27] An Analysis of SEU Robustness of C-Element Structures Implemented in Bulk CMOS and SOI Technologies
    Al Tarawneh, Z.
    Russell, G.
    Yakovlev, A.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 280 - 283
  • [28] Monolithic SOI-MEMS capacitive pressure sensor with standard bulk CMOS readout circuit
    Ylimaula, M
    Aberg, M
    Kiihamäki, J
    Ronkainen, H
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 611 - 614
  • [29] Body-contacted SOI MOSFET structure with fully bulk CMOS compatible layout and process
    Koh, YH
    Choi, JH
    Nam, MH
    Yang, JW
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (03) : 102 - 104
  • [30] A Thermopile Based SOI CMOS MEMS Wall Shear Stress Sensor
    De Luca, A.
    Haneef, I.
    Coull, J.
    Ali, S. Z.
    Falco, C.
    Udrea, F.
    2013 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1-2, 2013, : 59 - 62