Improved Characterization Methodology of Gate-Bulk Leakage and Capacitance for Ultrathin Oxide Partially Depleted SOI Floating-Body CMOS

被引:1
|
作者
Chen, David C. [1 ]
Lee, Ryan [1 ]
Liu, Yuan-Chang [1 ]
Lin, Guan-Shyan [1 ]
Tang, Mao-Chyuan [1 ]
Wang, Meng-Fan [1 ]
Yeh, Chune-Sin [1 ]
Chien, Shan-Chieh [1 ]
机构
[1] United Microelect Corp, Adv Technol Dev Div, Hsinchu 300, Taiwan
关键词
Gate capacitance; gate leakage; history effect; RF-CV; silicon-on-insulator (SOI); DESIGN CONSIDERATIONS;
D O I
10.1109/TSM.2011.2181668
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Device scaling of partially depleted (PD) silicon-on-insulator (SOI) has the potential to increase speed. However, the increased gate tunneling and capacitance will complicate device behaviors and increase the difficulty in characterization for modeling purpose. For the first time, gate-bulk leakage current I-gb and gate capacitance C-gg characterization methodology for PD SOI floating-body (FB) CMOS with high accuracy is proposed and verified in 40-nm SOI devices. These devices are with ultrathin equivalent oxide thickness of 12 angstrom, and radio frequency-capacitance voltage (RF-CV) technique is used for C-gg measurement to overcome the impact of leaky gate current. This methodology can eliminate properly the parasitic elements due to the coexistence of opposite poly gate type in the SOI T-shape body-tied device and accurately characterize and model I-gb and C-gg behaviors for the PD SOI FB devices. Test patterns are designed with RF ground-signal-ground configuration and same test patterns can be used for both I-gb and C-gg characterization. Impact of I-gb and C-gg changes on the history effect, and speed and body potential is analyzed by BSIMSOI4.0 models. Simulation accuracy of history effect will have at least 3% improvement with this proposed methodology.
引用
收藏
页码:155 / 161
页数:7
相关论文
共 42 条
  • [1] Efficient Characterization Methodology of Gate-Bulk Leakage and Capacitance for Ultra-Thin Oxide Partially-Depleted (PD) SOI Floating Body CMOS
    Chen, David
    Lee, Ryan
    Liu, Y. C.
    Lin, Guan Shyan
    Tang, Mao Chyuan
    Wang, Meng Fan
    Yeh, C. S.
    Chien, S. C.
    ICMTS 2009: 2009 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2009, : 133 - 136
  • [2] Floating-body effects in partially depleted SOI CMOS circuits
    Lu, PE
    Chuang, CT
    Ji, J
    Wagner, LF
    Hsieh, CM
    Kuang, JB
    Hsu, LLC
    Pelella, MM
    Chu, SFS
    Anderson, CJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1241 - 1253
  • [3] A floating-body charge monitoring technique for partially depleted SOI technology
    Kuang, JB
    Saccamango, MJ
    Ratanaphanyarat, S
    Chuang, CT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2004, 91 (11) : 625 - 637
  • [4] A comparison of floating-body potential in h-gate ultrathin gate oxide partially depleted SOI pMOS and nMOS devices based on 90-nm SOICMOS process
    Chen, SS
    Shiang, HL
    Tang, TH
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (04) : 214 - 216
  • [5] Impact of gate tunneling floating-body charging on drain current transients of 0.10 μm-CMOS partially depleted SOI MOSFETs
    Rafí, JM
    Mercha, A
    Simoen, E
    Claeys, C
    SOLID-STATE ELECTRONICS, 2004, 48 (07) : 1211 - 1221
  • [6] Modeling the floating-body effects of fully depleted, partially depleted, and body-grounded SOI MOSFETs
    Chan, M
    Su, P
    Wan, H
    Lin, CH
    Fung, SKH
    Niknejad, AM
    Hu, CM
    Ko, PK
    SOLID-STATE ELECTRONICS, 2004, 48 (06) : 969 - 978
  • [7] Total dose radiation induced changes of the floating body effects in the partially depleted SOI NMOS with ultrathin gate oxide
    Hu, Zhiyuan
    Dai, Lihua
    Zhang, Zhengxuan
    Li, Xiaoyun
    Zou, Shichang
    IEICE ELECTRONICS EXPRESS, 2018, 15 (04):
  • [8] Emerging floating-body effects in advanced partially-depleted SOI devices
    Poiroux, T
    Faynot, O
    Tabone, C
    Tigelaar, H
    Mogul, H
    Bresson, N
    Cristoloveanu, S
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 99 - 100
  • [9] A specific floating-body effect in fully depleted SOI MOSFETs with ultra-thin gate oxide
    Cassé, M
    Prétet, J
    Cristoloveanu, S
    Poiroux, T
    Raynaud, C
    Reimbold, G
    MICROELECTRONIC ENGINEERING, 2004, 72 (1-4) : 352 - 356
  • [10] Floating body effects in partially-depleted SOI CMOS circuits
    Lu, PF
    Ji, J
    Chuang, CT
    Wagner, LF
    Hsieh, CM
    Kuang, JB
    Hsu, L
    Pelella, MM
    Chu, S
    Anderson, CJ
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 139 - 144