Improved Characterization Methodology of Gate-Bulk Leakage and Capacitance for Ultrathin Oxide Partially Depleted SOI Floating-Body CMOS

被引:1
|
作者
Chen, David C. [1 ]
Lee, Ryan [1 ]
Liu, Yuan-Chang [1 ]
Lin, Guan-Shyan [1 ]
Tang, Mao-Chyuan [1 ]
Wang, Meng-Fan [1 ]
Yeh, Chune-Sin [1 ]
Chien, Shan-Chieh [1 ]
机构
[1] United Microelect Corp, Adv Technol Dev Div, Hsinchu 300, Taiwan
关键词
Gate capacitance; gate leakage; history effect; RF-CV; silicon-on-insulator (SOI); DESIGN CONSIDERATIONS;
D O I
10.1109/TSM.2011.2181668
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Device scaling of partially depleted (PD) silicon-on-insulator (SOI) has the potential to increase speed. However, the increased gate tunneling and capacitance will complicate device behaviors and increase the difficulty in characterization for modeling purpose. For the first time, gate-bulk leakage current I-gb and gate capacitance C-gg characterization methodology for PD SOI floating-body (FB) CMOS with high accuracy is proposed and verified in 40-nm SOI devices. These devices are with ultrathin equivalent oxide thickness of 12 angstrom, and radio frequency-capacitance voltage (RF-CV) technique is used for C-gg measurement to overcome the impact of leaky gate current. This methodology can eliminate properly the parasitic elements due to the coexistence of opposite poly gate type in the SOI T-shape body-tied device and accurately characterize and model I-gb and C-gg behaviors for the PD SOI FB devices. Test patterns are designed with RF ground-signal-ground configuration and same test patterns can be used for both I-gb and C-gg characterization. Impact of I-gb and C-gg changes on the history effect, and speed and body potential is analyzed by BSIMSOI4.0 models. Simulation accuracy of history effect will have at least 3% improvement with this proposed methodology.
引用
收藏
页码:155 / 161
页数:7
相关论文
共 42 条
  • [21] Total dose radiation effects in partially-depleted SOI transistors with ultrathin gate oxide
    Jun, B
    Fouillat, M
    Schrimpf, RD
    Fleetwood, DM
    Cristoloveanu, S
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 30 - 31
  • [22] Minimizing floating-body-induced threshold voltage variation in partially depleted SOI CMOS
    Wei, A
    Antoniadis, DA
    Bair, LA
    IEEE ELECTRON DEVICE LETTERS, 1996, 17 (08) : 391 - 394
  • [23] Suppression of the floating-body effect in partially-depleted SOI MOSFET's with SiGe source structure and its mechanism
    Nishiyama, A
    Arisumi, O
    Yoshimi, M
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (12) : 2187 - 2192
  • [24] A physical model for gate-to-body tunneling current and its effects on floating-body PD/SOI CMOS devices and circuits
    Yang, JW
    Fossum, JG
    Workman, GO
    Huang, CL
    SOLID-STATE ELECTRONICS, 2004, 48 (02) : 259 - 270
  • [25] Floating-Body Effect in Partially/Dynamically/Fully Depleted DG/SOI MOSFETs Based on Unified Regional Modeling of Surface and Body Potentials
    Chiah, Siau Ben
    Zhou, Xing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) : 333 - 341
  • [26] Dual-mode parasitic bipolar effect in dynamic CVSL XOR circuit with floating-body partially depleted SOI devices
    Chuang, CT
    Lu, PF
    Anderson, CJ
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1999, 86 (01) : 55 - 66
  • [27] On single/dual-rail mixed PTL/static circuits in floating-body SOI and bulk CMOS: A comparative assessment
    Cho, GR
    Chen, T
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 513 - 518
  • [28] Shot-noise-induced excess low-frequency noise in floating-body partially depleted SOI MOSFET's
    Jin, W
    Chan, PCH
    Fung, SKH
    Ko, PK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (06) : 1180 - 1185
  • [29] Off-State Leakage Current Modeling in Low-Power/High-Performance Partially-Depleted (PD) Floating-Body (FB) SOI MOSFETs
    Chen, Qiang
    Goo, Jung-Suk
    Ly, Tran
    Chandrasekaran, Karthik
    Wu, Zhi-Yuan
    Thuruthiyil, Ciby
    Icel, Ali B.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 301 - 304
  • [30] A PHYSICAL CHARGE-BASED MODEL FOR NON-FULLY DEPLETED SOI MOSFETS AND ITS USE IN ASSESSING FLOATING-BODY EFFECTS IN SOI CMOS CIRCUITS
    SUH, D
    FOSSUM, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (04) : 728 - 737