Dual-mode parasitic bipolar effect in dynamic CVSL XOR circuit with floating-body partially depleted SOI devices

被引:0
|
作者
Chuang, CT [1 ]
Lu, PF [1 ]
Anderson, CJ [1 ]
机构
[1] IBM Corp, Div Res, Thomas J Watson Res Ctr, Yorktown Heights, NY 10598 USA
关键词
D O I
10.1080/002072199133670
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the impact of the floating body in a partially depleted (PD) SOI MOSFET on a multi-level voltage-switch current-steering type circuit using the dynamic CVSL XOR circuit as an example. It is shown that because of the cascading, differential input configuration, symmetry, and crisscross drain connections in the circuit topology, both normal-mode and inverse-mode parasitic bipolar effect (with parasitic bipolar current flowing from the source to the drain) will be present in every cycle when the clock changes from the precharge phase to the evaluation phase. The resulting impact on the circuit operation, stability and functionality is studied. The normal-mode parasitic bipolar effect is shown to lead potentially to an erroneous logic state. The history dependency (hysteresis) and pattern dependency of the parasitic bipolar effect are discussed.
引用
收藏
页码:55 / 66
页数:12
相关论文
共 43 条
  • [1] Emerging floating-body effects in advanced partially-depleted SOI devices
    Poiroux, T
    Faynot, O
    Tabone, C
    Tigelaar, H
    Mogul, H
    Bresson, N
    Cristoloveanu, S
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 99 - 100
  • [2] Floating-body effects in partially depleted SOI CMOS circuits
    Lu, PE
    Chuang, CT
    Ji, J
    Wagner, LF
    Hsieh, CM
    Kuang, JB
    Hsu, LLC
    Pelella, MM
    Chu, SFS
    Anderson, CJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1241 - 1253
  • [3] Using direct-tunneling mechanism to suppress hysteresis effect in floating-body partially depleted SOI devices
    Chen, SS
    Huang-Lu, S
    Tang, TH
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (05) : 331 - 333
  • [4] A floating-body charge monitoring technique for partially depleted SOI technology
    Kuang, JB
    Saccamango, MJ
    Ratanaphanyarat, S
    Chuang, CT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2004, 91 (11) : 625 - 637
  • [5] A floating-body charge monitor circuit for partially depleted SOICMOS
    Kuang, JB
    Saccamango, MJ
    Ratanaphanyarat, S
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 167 - 170
  • [6] Extra source implantation for suppression floating-body effect in partially depleted SOI MOSFETs
    Chen, Jing
    Luo, Jiexin
    Wu, Qingqing
    Chai, Zhan
    Huang, Xiaolu
    Wei, Xing
    Wang, Xi
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 2012, 272 : 128 - 131
  • [7] Modeling the floating-body effects of fully depleted, partially depleted, and body-grounded SOI MOSFETs
    Chan, M
    Su, P
    Wan, H
    Lin, CH
    Fung, SKH
    Niknejad, AM
    Hu, CM
    Ko, PK
    SOLID-STATE ELECTRONICS, 2004, 48 (06) : 969 - 978
  • [8] Novel partially depleted SOI MOSFET for suppression floating-body effect: An embedded JFET structure
    Orouji, Ali A.
    Abbasi, Abdollah
    SUPERLATTICES AND MICROSTRUCTURES, 2012, 52 (03) : 552 - 559
  • [9] A Tunnel Diode Body Contact Structure to Suppress the Floating-Body Effect in Partially Depleted SOI MOSFETs
    Chen, Jing
    Luo, Jiexin
    Wu, Qingqing
    Chai, Zhan
    Yu, Tao
    Dong, Yaojun
    Wang, Xi
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (10) : 1346 - 1348
  • [10] ANALYSIS AND CONTROL OF FLOATING-BODY BIPOLAR EFFECTS IN FULLY DEPLETED SUBMICROMETER SOI MOSFETS
    CHOI, JY
    FOSSUM, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (06) : 1384 - 1391