A methodology for converting polygon-based standards cells from bulk CMOS to SOI CMOS

被引:0
|
作者
Wu, KY
Chan, PCH
机构
[1] Department of Electrical and Electronic Engineering, The Hong Kong University of Science and Technology, Clear Water Bay
关键词
D O I
10.1080/002072197135300
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A methodology has been developed to convert polygon-based full-custom bulk CMOS cells to SOI/CMOS. This methodology is implemented using the Cadence Design Systems Virtuoso environment. The methodology is demonstrated by converting the orbit scalable CMOSN standard cells. The results are quite good for small cells. However, for complex and highly optimized cell this methodology may lead to a slight increase in the cell area. This methodology can also be applied to further reduce the cell area if the SOI/CMOS cells are redesigned to take advantage of the low-power and high-performance capability of SOI/CMOS. This paper presents the detailed heuristics of the methodology.
引用
收藏
页码:473 / 491
页数:19
相关论文
共 50 条
  • [41] ULTRA-SOI: New generation of SOI CMOS model with physics based dynamic depletion characteristics
    He, Frank
    Zhang, Jian
    Zhang, Lining
    Zhou, Xingye
    Zhou, Zhize
    Lin, Xinnan
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 44 - +
  • [42] Human body model ESD protection concepts in SOI and bulk CMOS at the 130nm node
    Putnam, C
    Gauthier, R
    Muhammad, M
    Chatty, K
    Woo, M
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 23 - 25
  • [43] Experimental Study on Substrate Coupling in Bulk Silicon and RF-SOI CMOS up to 110 GHz
    Issakov, V.
    Rimmelspacher, J.
    Werthof, A.
    Hagelauer, A.
    Weigel, R.
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 111 - 113
  • [44] Comparing High-Performance Cells in CMOS Bulk and FinFET Technologies
    Meinhardt, Cristina
    Reis, Ricardo
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [45] A gm/ID Design Methodology for 28 nm FD-SOI CMOS Resistive Feedback LNAs
    Bourdel, S.
    Subias, S.
    Bouchoucha, M. K.
    Barragan, M. J.
    Cathelin, A.
    Galup, C.
    2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [46] Design methodology of tunable impedance matching circuit with SOI CMOS tunable capacitor array for RF FEM
    Kim, Bum-Kyum
    Lee, Taeyeop
    Tm, Donggu
    Im, Do-Kyung
    Kim, Bonkee
    Lee, Kwyro
    2013 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC 2013), 2013, : 7 - 9
  • [47] 24 GHz Signal Generator Based on 90 nm SOI CMOS Technology
    Xia Q.
    Li D.
    Chang H.
    Sun B.
    Liu H.
    Liu, Honggang (liuhonggang@ime.ac.cn), 1600, Hunan University (47): : 96 - 102
  • [48] A post-CMOS compatible smart yarn technology based on SOI wafers
    Tu, Hongen
    Chen, Xiaoyu
    Feng, Xiaoce
    Xu, Yong
    SENSORS AND ACTUATORS A-PHYSICAL, 2015, 233 : 397 - 404
  • [49] CMOS Amplifier Design Based on Extended gm/ID Methodology
    Aghighi, Amin
    Atkinson, Jacob
    Bybee, Nickolas
    Anderson, Stuart
    Crane, Mitchell
    Bailey, Anthony
    Morell, Reuben
    Hassanin, Ahmed
    Tajalli, Armin
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [50] Thermal Considerations on RF Reliability and Aging in SOI CMOS Based Power Amplifiers
    Srinivasan, P.
    Gonzalez, O. H.
    Restrepo, O. D.
    Lestage, J.
    Syed, S.
    Taylor, W.
    Bandyopadhyay, A.
    Gall, M.
    Ludvik, S.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,