Analysis of time-interleaved delta-sigma analog to digital converter

被引:0
|
作者
Nguyen, V [1 ]
Loumeau, P [1 ]
Naviner, JF [1 ]
机构
[1] CNRS, URA 820, Dept COMELEC, Ecole Natl Super Telecommun, F-75634 Paris 13, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although DeltaSigma modulators are widely used for low to moderate rate analog-to-digital conversion, the time over-sampling requirement has limited their application to higher rate converters. This paper presents an architecture wherein multiple DeltaSigma modulators are combined with time-interlacing. Indeed, the system achieves the effect of over-sampling from the multiplicity of DeltaSigma modulators. For a system containing M L(th) order DeltaSigma modulators, approximately L bits of accuracy are gained for every doubling of M. A major benefit of the architecture is that it retains much of robustness of the individual modulators to non-ideal circuit behavior. As a result, the architecture offers the potential of integrating high-precision, high-speed ADC together with digital signal processing functions using VLSI processes optimized for digital circuitry. Because of parallelism, the performance of the architecture is hugely degraded by channel mismatches. A digital technique is used to overcome this problem. The paper presents the general architecture and provides a performance analysis closely supported by computer simulations.
引用
收藏
页码:1594 / 1597
页数:4
相关论文
共 50 条
  • [1] A time-interleaved chopper-stabilized delta-sigma analog to digital converter
    Nguyen, VT
    Loumeau, P
    Naviner, JF
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 299 - 302
  • [2] An interleaved delta-sigma analog to digital converter with digital correction
    Nguyen, VT
    Loumeau, P
    Naviner, JF
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 4193 - 4193
  • [3] An area efficient time-interleaved parallel delta-sigma A/D converter
    Eshraghi, A
    Fiez, T
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A386 - A389
  • [4] Novel topologies for time-interleaved delta-sigma modulators
    Kozak, M
    Kale, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (07): : 639 - 654
  • [5] Efficient architectures for time-interleaved oversampling delta-sigma converters
    Kozak, M
    Karaman, M
    Kale, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (08): : 802 - 810
  • [6] A Novel Design of 16-bit Multi-Mode 4-Channel Time-Interleaved Delta-Sigma Digital-to-Analog Converter
    Roshanpanah, Abolfazl
    Torkzadeh, Pooya
    Hajsadeghi, Khosrow
    Dousti, Massoud
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (14)
  • [7] Implementation of a Delta-Sigma Analog-to-Digital Converter
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    Chen, Chun-Sheng
    Hsieh, Yu-Hao
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2014), 2016, 345 : 257 - 262
  • [8] Time-interleaved delta-sigma modulator for wideband digital GHz transmitters design and SDR applications
    Ebrahimi M.M.
    Helaoui M.
    Ghannouchi F.M.
    Progress In Electromagnetics Research B, 2011, (34): : 263 - 281
  • [9] Continuous-Time Delta-Sigma Modulators With Time-Interleaved FIR Feedback
    Jain, Ankesh
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (02) : 434 - 443
  • [10] Time-interleaved switched-canpacitor filter for reconfigurable triple-band delta-sigma converter
    Kim, DD
    Brooke, MA
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1402 - 1405