Design and Implementation of High Performance Viterbi Decoder for Mobile Communication Data Security

被引:0
|
作者
Menakadevi, T. [1 ]
Madheswaran, M. [1 ]
机构
[1] Anna Univ, Coimbatore, Tamil Nadu, India
关键词
Data security; FPGA; Hardware Cryptography; Viterbi algorithm;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With the ever increasing growth of data communication in the field of e-commerce transactions and mobile communication data security has gained utmost importance. However the conflicting requirements of power, area and throughput of such applications make hardware cryptography an ideal choice. Dedicated hardware devices such as FPGAs can run encryption routines concurrently with the host computer which runs other applications. The use of error correcting code has proven to be are effective way to overcome data corruption in digital communication channel. In this paper, we describe the design and implementation of a reduced complexity decode approach along with minimum power dissipation FPGAs for Mobile Communication data security.
引用
收藏
页码:69 / 76
页数:8
相关论文
共 50 条
  • [21] An asynchronous data-path design for Viterbi decoder
    Zhao, B
    Hei, Y
    Qiu, YL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1645 - 1648
  • [22] Reconfigurable Efficient Design of Viterbi Decoder for Wireless Communication Systems
    Gupta, Swati
    Mehra, Rajesh
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2011, 2 (07) : 132 - 136
  • [23] DESIGN OF A VITERBI DECODER WITH MICROPROCESSOR-BASED SERIAL IMPLEMENTATION
    GARCIAUGALDE, FJ
    MORELOSZARAGOZA, RH
    LECTURE NOTES IN COMPUTER SCIENCE, 1988, 307 : 58 - 67
  • [24] Design of a performance enhanced traceback algorithm for the Viterbi decoder
    Sogang Univ, Seoul, Korea, Republic of
    Electron Lett, 14 (1254-1255):
  • [25] Design of a performance enhanced traceback algorithm for the Viterbi decoder
    Hwang, EJ
    Lee, JH
    Kim, S
    Na, MS
    Hwang, SY
    ELECTRONICS LETTERS, 1996, 32 (14) : 1254 - 1255
  • [26] A High Performance Multi-standard Viterbi Decoder
    Zhao, Xuying
    Li, Huan
    Wang, Xiaoqin
    PROCEEDINGS OF 2017 IEEE 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2017, : 1 - 4
  • [27] High Performance Viterbi Decoder on Cell/B.E.
    Lai Junjie1
    中国通信, 2009, 6 (02) : 150 - 156
  • [28] Design and Implementation of List-of-2 Viterbi Decoder with VHDL and its Application
    Tuntoolavest, Usana
    Noradee, Pongpisut
    ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 910 - 913
  • [29] RTL Design and VLSI Implementation of an efficient Convolutional Encoder and Adaptive Viterbi Decoder
    Suganya, G. S.
    Kavya, G.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 494 - 498
  • [30] Design and implementation of punctured viterbi decoder with full decoding capability for DAB system
    Wu, Chien-Ming
    Shieh, Ming-Der
    Hu, Min-Hsiung
    Lee, Ming-Chung
    2003, Chinese Institute of Electrical Engineering (10):