Impact of negative bias temperature instability on digital circuit reliability

被引:186
|
作者
Reddy, V [1 ]
Krishnan, AT [1 ]
Marshall, A [1 ]
Rodriguez, J [1 ]
Natarajan, S [1 ]
Rost, T [1 ]
Krishnan, SA [1 ]
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
关键词
Degradation; Digital circuits; Frequency; Negative bias temperature instability; Niobium compounds; Ring oscillators; Stress; Titanium compounds; Voltage; Voltage-controlled oscillators;
D O I
10.1109/RELPHY.2002.996644
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have examined the impact of NBTI degradation on digital circuits through the stressing of ring oscillator circuits. By subjecting the circuit to pMOS NBTI stress, we have unambiguously determined the circuit reliability impact of NBTI. We demonstrate that the relative frequency degradation of the NBTI stressed ring oscillator increases as the voltage at operation decreases. This behavior can be explained by reduced transistor gate overdrive and reduced voltage headroom at the circuit level. We present evidence that donor interface state generation during NBTI stress is a significant component of the transistor degradation. Furthermore, we show that the Static Noise Margin of a SRAM memory cell is degraded by NBTI and the relative degradation increases as the operating voltage decreases.
引用
收藏
页码:248 / 254
页数:7
相关论文
共 50 条
  • [41] Physical mechanisms of negative-bias temperature instability
    Tsetseris, L
    Zhou, XJ
    Fleetwood, DM
    Schrimpf, RD
    Pantelides, ST
    APPLIED PHYSICS LETTERS, 2005, 86 (14) : 1 - 3
  • [42] Negative-Bias Temperature Instability of GaN MOSFETs
    Guo, Alex
    del Alamo, Jesus A.
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [43] Critical Modeling Issues in Negative Bias Temperature Instability
    Grasser, Tibor
    Goes, Wolfgang
    Kaczer, Ben
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 10, 2009, 19 (02): : 265 - +
  • [44] Design of register file for negative bias temperature instability
    Ma Y.
    Na B.
    Tan W.
    Yang G.
    International Journal of Performability Engineering, 2019, 15 (11) : 3052 - 3060
  • [45] Negative bias temperature instability (NBTI) recovery with bake
    Katsetos, Anastasios A.
    MICROELECTRONICS RELIABILITY, 2008, 48 (10) : 1655 - 1659
  • [46] The negative bias temperature instability in MOS devices: A review
    Stathis, JH
    Zafar, S
    MICROELECTRONICS RELIABILITY, 2006, 46 (2-4) : 270 - 286
  • [47] NEUTRAL INTERFACE TRAPS FOR NEGATIVE BIAS TEMPERATURE INSTABILITY
    Chen, Z.
    Zhou, X.
    Hu, Y. Z.
    Machavolu, K. S.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [48] Negative bias temperature instability in triple gate transistors
    Maeda, S
    Choi, JA
    Yang, JH
    Jin, YS
    Bae, SK
    Kim, YW
    Suh, KP
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 8 - 12
  • [49] Introduction to the special issue on negative bias temperature instability
    La Rosa, Giuseppe
    Krishnan, Anand
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (04) : 500 - 501
  • [50] Universal recovery behavior of negative bias temperature instability
    Rangan, S
    Mielke, N
    Yeh, ECC
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 341 - 344