Impact of negative bias temperature instability on digital circuit reliability

被引:186
|
作者
Reddy, V [1 ]
Krishnan, AT [1 ]
Marshall, A [1 ]
Rodriguez, J [1 ]
Natarajan, S [1 ]
Rost, T [1 ]
Krishnan, SA [1 ]
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
关键词
Degradation; Digital circuits; Frequency; Negative bias temperature instability; Niobium compounds; Ring oscillators; Stress; Titanium compounds; Voltage; Voltage-controlled oscillators;
D O I
10.1109/RELPHY.2002.996644
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have examined the impact of NBTI degradation on digital circuits through the stressing of ring oscillator circuits. By subjecting the circuit to pMOS NBTI stress, we have unambiguously determined the circuit reliability impact of NBTI. We demonstrate that the relative frequency degradation of the NBTI stressed ring oscillator increases as the voltage at operation decreases. This behavior can be explained by reduced transistor gate overdrive and reduced voltage headroom at the circuit level. We present evidence that donor interface state generation during NBTI stress is a significant component of the transistor degradation. Furthermore, we show that the Static Noise Margin of a SRAM memory cell is degraded by NBTI and the relative degradation increases as the operating voltage decreases.
引用
下载
收藏
页码:248 / 254
页数:7
相关论文
共 50 条
  • [11] Impact of Copper and Aluminum Power Metallization on the Negative Bias Temperature Instability
    Stradiotto, Roberta
    Pobegen, Gregor
    Nelhiebel, Michael
    2012 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2012, : 65 - 69
  • [12] The impact of nitrogen on the frequency dependence of negative-bias temperature instability
    Wang, S.
    Ang, D. S.
    Du, G. A.
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 688 - +
  • [13] Analog Circuit Design Methodologies to Improve Negative-Bias Temperature Instability Degradation
    Ghosh, Amlan
    Franklin, Rob
    Brown, Richard B.
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 369 - +
  • [14] The impact of PMOST bias-temperature degradation on logic circuit reliability performance
    Lee, YH
    Jacobs, S
    Stadler, S
    Mielke, N
    Nachman, R
    MICROELECTRONICS RELIABILITY, 2005, 45 (01) : 107 - 114
  • [15] Impact of different defects on the kinetics of negative bias temperature instability of hafnium stacks
    Zhang, J. F.
    Zhao, C. Z.
    Chang, M. H.
    Zahid, M. B.
    Peaker, A. R.
    Hall, S.
    Groeseneken, G.
    Pantisano, L.
    De Gendt, S.
    Heyns, M.
    APPLIED PHYSICS LETTERS, 2008, 92 (01)
  • [16] Impact of nitrogen on negative bias temperature instability in p-channel MOSFETs
    Houssa, M
    Parthasarathy, C
    Espreux, N
    Autran, JL
    Revil, N
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2003, 6 (12) : G146 - G148
  • [17] Modelling and experimental verification of the impact of negative bias temperature instability on CMOS inverter
    Berbel, N.
    Fernandez, R.
    Gil, I.
    MICROELECTRONICS RELIABILITY, 2009, 49 (9-11) : 1048 - 1051
  • [18] Controversial issues in negative bias temperature instability
    Stathis, James H.
    Mahapatra, Souvik
    Grasser, Tibor
    MICROELECTRONICS RELIABILITY, 2018, 81 : 244 - 251
  • [19] Recovery behavior in negative bias temperature instability
    Yonamoto, Yoshiki
    MICROELECTRONICS RELIABILITY, 2014, 54 (03) : 520 - 528
  • [20] Charge Trapping and the Negative Bias Temperature Instability
    Goes, W.
    Schanovsky, F.
    Hehenberger, Ph
    Wagner, P. -J.
    Grasser, T.
    PHYSICS AND TECHNOLOGY OF HIGH-K MATERIALS 8, 2010, 33 (03): : 565 - 589